README.fsl-ddr 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. Table of interleaving 2-4 controllers
  2. =====================================
  3. +--------------+-----------------------------------------------------------+
  4. |Configuration | Memory Controller |
  5. | | 1 2 3 4 |
  6. |--------------+--------------+--------------+-----------------------------+
  7. | Two memory | Not Intlv'ed | Not Intlv'ed | |
  8. | complexes +--------------+--------------+ |
  9. | | 2-way Intlv'ed | |
  10. |--------------+--------------+--------------+--------------+ |
  11. | | Not Intlv'ed | Not Intlv'ed | Not Intlv'ed | |
  12. | Three memory +--------------+--------------+--------------+ |
  13. | complexes | 2-way Intlv'ed | Not Intlv'ed | |
  14. | +-----------------------------+--------------+ |
  15. | | 3-way Intlv'ed | |
  16. +--------------+--------------+--------------+--------------+--------------+
  17. | | Not Intlv'ed | Not Intlv'ed | Not Intlv'ed | Not Intlv'ed |
  18. | Four memory +--------------+--------------+--------------+--------------+
  19. | complexes | 2-way Intlv'ed | 2-way Intlv'ed |
  20. | +-----------------------------+-----------------------------+
  21. | | 4-way Intlv'ed |
  22. +--------------+-----------------------------------------------------------+
  23. Table of 2-way interleaving modes supported in cpu/8xxx/ddr/
  24. ======================================================
  25. +-------------+---------------------------------------------------------+
  26. | | Rank Interleaving |
  27. | +--------+-----------+-----------+------------+-----------+
  28. |Memory | | | | 2x2 | 4x1 |
  29. |Controller | None | 2x1 lower | 2x1 upper | {CS0+CS1}, | {CS0+CS1+ |
  30. |Interleaving | | {CS0+CS1} | {CS2+CS3} | {CS2+CS3} | CS2+CS3} |
  31. +-------------+--------+-----------+-----------+------------+-----------+
  32. |None | Yes | Yes | Yes | Yes | Yes |
  33. +-------------+--------+-----------+-----------+------------+-----------+
  34. |Cacheline | Yes | Yes | No | No, Only(*)| Yes |
  35. | |CS0 Only| | | {CS0+CS1} | |
  36. +-------------+--------+-----------+-----------+------------+-----------+
  37. |Page | Yes | Yes | No | No, Only(*)| Yes |
  38. | |CS0 Only| | | {CS0+CS1} | |
  39. +-------------+--------+-----------+-----------+------------+-----------+
  40. |Bank | Yes | Yes | No | No, Only(*)| Yes |
  41. | |CS0 Only| | | {CS0+CS1} | |
  42. +-------------+--------+-----------+-----------+------------+-----------+
  43. |Superbank | No | Yes | No | No, Only(*)| Yes |
  44. | | | | | {CS0+CS1} | |
  45. +-------------+--------+-----------+-----------+------------+-----------+
  46. (*) Although the hardware can be configured with memory controller
  47. interleaving using "2x2" rank interleaving, it only interleaves {CS0+CS1}
  48. from each controller. {CS2+CS3} on each controller are only rank
  49. interleaved on that controller.
  50. For memory controller interleaving, identical DIMMs are suggested. Software
  51. doesn't check the size or organization of interleaved DIMMs.
  52. The ways to configure the ddr interleaving mode
  53. ==============================================
  54. 1. In board header file(e.g.MPC8572DS.h), add default interleaving setting
  55. under "CONFIG_EXTRA_ENV_SETTINGS", like:
  56. #define CONFIG_EXTRA_ENV_SETTINGS \
  57. "hwconfig=fsl_ddr:ctlr_intlv=bank" \
  58. ......
  59. 2. Run u-boot "setenv" command to configure the memory interleaving mode.
  60. Either numerical or string value is accepted.
  61. # disable memory controller interleaving
  62. setenv hwconfig "fsl_ddr:ctlr_intlv=null"
  63. # cacheline interleaving
  64. setenv hwconfig "fsl_ddr:ctlr_intlv=cacheline"
  65. # page interleaving
  66. setenv hwconfig "fsl_ddr:ctlr_intlv=page"
  67. # bank interleaving
  68. setenv hwconfig "fsl_ddr:ctlr_intlv=bank"
  69. # superbank
  70. setenv hwconfig "fsl_ddr:ctlr_intlv=superbank"
  71. # 1KB 3-way interleaving
  72. setenv hwconfig "fsl_ddr:ctlr_intlv=3way_1KB"
  73. # 4KB 3-way interleaving
  74. setenv hwconfig "fsl_ddr:ctlr_intlv=3way_4KB"
  75. # 8KB 3-way interleaving
  76. setenv hwconfig "fsl_ddr:ctlr_intlv=3way_8KB"
  77. # disable bank (chip-select) interleaving
  78. setenv hwconfig "fsl_ddr:bank_intlv=null"
  79. # bank(chip-select) interleaving cs0+cs1
  80. setenv hwconfig "fsl_ddr:bank_intlv=cs0_cs1"
  81. # bank(chip-select) interleaving cs2+cs3
  82. setenv hwconfig "fsl_ddr:bank_intlv=cs2_cs3"
  83. # bank(chip-select) interleaving (cs0+cs1) and (cs2+cs3) (2x2)
  84. setenv hwconfig "fsl_ddr:bank_intlv=cs0_cs1_and_cs2_cs3"
  85. # bank(chip-select) interleaving (cs0+cs1+cs2+cs3) (4x1)
  86. setenv hwconfig "fsl_ddr:bank_intlv=cs0_cs1_cs2_cs3"
  87. # bank(chip-select) interleaving (auto)
  88. setenv hwconfig "fsl_ddr:bank_intlv=auto"
  89. This auto mode only select from cs0_cs1_cs2_cs3, cs0_cs1, null dependings
  90. on DIMMs.
  91. Memory controller address hashing
  92. ==================================
  93. If the DDR controller supports address hashing, it can be enabled by hwconfig.
  94. Syntax is:
  95. hwconfig=fsl_ddr:addr_hash=true
  96. Memory controller ECC on/off
  97. ============================
  98. If ECC is enabled in board configuratoin file, i.e. #define CONFIG_DDR_ECC,
  99. ECC can be turned on/off by hwconfig.
  100. Syntax is
  101. hwconfig=fsl_ddr:ecc=off
  102. Memory testing options for mpc85xx
  103. ==================================
  104. 1. Memory test can be done once U-boot prompt comes up using mtest, or
  105. 2. Memory test can be done with Power-On-Self-Test function, activated at
  106. compile time.
  107. In order to enable the POST memory test, CONFIG_POST needs to be
  108. defined in board configuraiton header file. By default, POST memory test
  109. performs a fast test. A slow test can be enabled by changing the flag at
  110. compiling time. To test memory bigger than 2GB, 36BIT support is needed.
  111. Memory is tested within a 2GB window. TLBs are used to map the virtual 2GB
  112. window to physical address so that all physical memory can be tested.
  113. Combination of hwconfig
  114. =======================
  115. Hwconfig can be combined with multiple parameters, for example, on a supported
  116. platform
  117. hwconfig=fsl_ddr:addr_hash=true,ctlr_intlv=cacheline,bank_intlv=cs0_cs1_cs2_cs3,ecc=on
  118. Table for dynamic ODT for DDR3
  119. ==============================
  120. For single-slot system with quad-rank DIMM and dual-slot system, dynamic ODT may
  121. be needed, depending on the configuration. The numbers in the following tables are
  122. in Ohms.
  123. * denotes dynamic ODT
  124. Two slots system
  125. +-----------------------+----------+---------------+-----------------------------+-----------------------------+
  126. | Configuration | |DRAM controller| Slot 1 | Slot 2 |
  127. +-----------+-----------+----------+-------+-------+--------------+--------------+--------------+--------------+
  128. | | | | | | Rank 1 | Rank 2 | Rank 1 | Rank 2 |
  129. + Slot 1 | Slot 2 |Write/Read| Write | Read |-------+------+-------+------+-------+------+-------+------+
  130. | | | | | | Write | Read | Write | Read | Write | Read | Write | Read |
  131. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  132. | | | Slot 1 | off | 75 | 120 | off | off | off | off | off | 30 | 30 |
  133. | Dual Rank | Dual Rank |----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  134. | | | Slot 2 | off | 75 | off | off | 30 | 30 | 120 | off | off | off |
  135. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  136. | | | Slot 1 | off | 75 | 120 | off | off | off | 20 | 20 | | |
  137. | Dual Rank |Single Rank|----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  138. | | | Slot 2 | off | 75 | off | off | 20 | 20 | 120 *| off | | |
  139. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  140. | | | Slot 1 | off | 75 | 120 *| off | | | off | off | 20 | 20 |
  141. |Single Rank| Dual Rank |----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  142. | | | Slot 2 | off | 75 | 20 | 20 | | | 120 | off | off | off |
  143. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  144. | | | Slot 1 | off | 75 | 120 *| off | | | 30 | 30 | | |
  145. |Single Rank|Single Rank|----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  146. | | | Slot 2 | off | 75 | 30 | 30 | | | 120 *| off | | |
  147. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  148. | Dual Rank | Empty | Slot 1 | off | 75 | 40 | off | off | off | | | | |
  149. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  150. | Empty | Dual Rank | Slot 2 | off | 75 | | | | | 40 | off | off | off |
  151. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  152. |Single Rank| Empty | Slot 1 | off | 75 | 40 | off | | | | | | |
  153. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  154. | Empty |Single Rank| Slot 2 | off | 75 | | | | | 40 | off | | |
  155. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  156. Single slot system
  157. +-------------+------------+---------------+-----------------------------+-----------------------------+
  158. | | |DRAM controller| Rank 1 | Rank 2 | Rank 3 | Rank 4 |
  159. |Configuration| Write/Read |-------+-------+-------+------+-------+------+-------+------+-------+------+
  160. | | | Write | Read | Write | Read | Write | Read | Write | Read | Write | Read |
  161. +-------------+------------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  162. | | R1 | off | 75 | 120 *| off | off | off | 20 | 20 | off | off |
  163. | |------------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  164. | | R2 | off | 75 | off | 20 | 120 | off | 20 | 20 | off | off |
  165. | Quad Rank |------------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  166. | | R3 | off | 75 | 20 | 20 | off | off | 120 *| off | off | off |
  167. | |------------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  168. | | R4 | off | 75 | 20 | 20 | off | off | off | 20 | 120 | off |
  169. +-------------+------------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  170. | | R1 | off | 75 | 40 | off | off | off |
  171. | Dual Rank |------------+-------+-------+-------+------+-------+------+
  172. | | R2 | off | 75 | 40 | off | off | off |
  173. +-------------+------------+-------+-------+-------+------+-------+------+
  174. | Single Rank | R1 | off | 75 | 40 | off |
  175. +-------------+------------+-------+-------+-------+------+
  176. Reference http://www.xrosstalkmag.com/mag_issues/xrosstalk_oct08_final.pdf
  177. http://download.micron.com/pdf/technotes/ddr3/tn4108_ddr3_design_guide.pdf
  178. Table for ODT for DDR2
  179. ======================
  180. Two slots system
  181. +-----------------------+----------+---------------+-----------------------------+-----------------------------+
  182. | Configuration | |DRAM controller| Slot 1 | Slot 2 |
  183. +-----------+-----------+----------+-------+-------+--------------+--------------+--------------+--------------+
  184. | | | | | | Rank 1 | Rank 2 | Rank 1 | Rank 2 |
  185. + Slot 1 | Slot 2 |Write/Read| Write | Read |-------+------+-------+------+-------+------+-------+------+
  186. | | | | | | Write | Read | Write | Read | Write | Read | Write | Read |
  187. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  188. | | | Slot 1 | off | 150 | off | off | off | off | 75 | 75 | off | off |
  189. | Dual Rank | Dual Rank |----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  190. | | | Slot 2 | off | 150 | 75 | 75 | off | off | off | off | off | off |
  191. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  192. | | | Slot 1 | off | 150 | off | off | off | off | 75 | 75 | | |
  193. | Dual Rank |Single Rank|----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  194. | | | Slot 2 | off | 150 | 75 | 75 | off | off | off | off | | |
  195. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  196. | | | Slot 1 | off | 150 | off | off | | | 75 | 75 | off | off |
  197. |Single Rank| Dual Rank |----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  198. | | | Slot 2 | off | 150 | 75 | 75 | | | off | off | off | off |
  199. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  200. | | | Slot 1 | off | 150 | off | off | | | 75 | 75 | | |
  201. |Single Rank|Single Rank|----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  202. | | | Slot 2 | off | 150 | 75 | 75 | | | off | off | | |
  203. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  204. | Dual Rank | Empty | Slot 1 | off | 75 | 150 | off | off | off | | | | |
  205. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  206. | Empty | Dual Rank | Slot 2 | off | 75 | | | | | 150 | off | off | off |
  207. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  208. |Single Rank| Empty | Slot 1 | off | 75 | 150 | off | | | | | | |
  209. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  210. | Empty |Single Rank| Slot 2 | off | 75 | | | | | 150 | off | | |
  211. +-----------+-----------+----------+-------+-------+-------+------+-------+------+-------+------+-------+------+
  212. Single slot system
  213. +-------------+------------+---------------+-----------------------------+
  214. | | |DRAM controller| Rank 1 | Rank 2 |
  215. |Configuration| Write/Read |-------+-------+-------+------+-------+------+
  216. | | | Write | Read | Write | Read | Write | Read |
  217. +-------------+------------+-------+-------+-------+------+-------+------+
  218. | | R1 | off | 75 | 150 | off | off | off |
  219. | Dual Rank |------------+-------+-------+-------+------+-------+------+
  220. | | R2 | off | 75 | 150 | off | off | off |
  221. +-------------+------------+-------+-------+-------+------+-------+------+
  222. | Single Rank | R1 | off | 75 | 150 | off |
  223. +-------------+------------+-------+-------+-------+------+
  224. Reference http://www.samsung.com/global/business/semiconductor/products/dram/downloads/applicationnote/ddr2_odt_control_200603.pdf
  225. Interactive DDR debugging
  226. ===========================
  227. For DDR parameter tuning up and debugging, the interactive DDR debugging can
  228. be activated by saving an environment variable "ddr_interactive". The value
  229. doesn't matter. Once activated, U-boot prompts "FSL DDR>" before enabling DDR
  230. controller. The available commands can be seen by typing "help".
  231. Another way to enter debug mode without using environment variable is to send
  232. a key press during boot, like one would do to abort auto boot. To save booting
  233. time, no additioal delay is added so the window to send the key press is very
  234. short. For example, user can send the key press using reset command followed by
  235. hitting enter key twice. In case of power on reset, user can keep hitting any
  236. key while applying the power.
  237. The example flow of using interactive debugging is
  238. type command "compute" to calculate the parameters from the default
  239. type command "print" with arguments to show SPD, options, registers
  240. type command "edit" with arguments to change any if desired
  241. type command "go" to continue calculation and enable DDR controller
  242. type command "reset" to reset the board
  243. type command "recompute" to reload SPD and start over
  244. Note, check "next_step" to show the flow. For example, after edit opts, the
  245. next_step is STEP_ASSIGN_ADDRESSES. After editing registers, the next_step is
  246. STEP_PROGRAM_REGS. Upon issuing command "go", DDR controller will be enabled
  247. with current setting without further calculation.
  248. The detail syntax for each commands are
  249. print [c<n>] [d<n>] [spd] [dimmparms] [commonparms] [opts] [addresses] [regs]
  250. c<n> - the controller number, eg. c0, c1
  251. d<n> - the DIMM number, eg. d0, d1
  252. spd - print SPD data
  253. dimmparms - DIMM parameters, calculated from SPD
  254. commonparms - lowest common parameters for all DIMMs
  255. opts - options
  256. addresses - address assignment (not implemented yet)
  257. regs - controller registers
  258. edit <c#> <d#> <spd|dimmparms|commonparms|opts|addresses|regs> <element> <value>
  259. c<n> - the controller number, eg. c0, c1
  260. d<n> - the DIMM number, eg. d0, d1
  261. spd - print SPD data
  262. dimmparms - DIMM parameters, calculated from SPD
  263. commonparms - lowest common parameters for all DIMMs
  264. opts - options
  265. addresses - address assignment (not implemented yet)
  266. regs - controller registers
  267. <element> - name of the modified element
  268. byte number if the object is SPD
  269. <value> - decimal or heximal (prefixed with 0x) numbers
  270. reset
  271. no arguement - reset the board
  272. recompute
  273. no argument - reload SPD and start over
  274. compute
  275. no argument - recompute from current next_step
  276. next_step
  277. no argument - show current next_step
  278. help
  279. no argument - print a list of all commands
  280. go
  281. no argument - program memory controller(s) and continue with U-boot
  282. Examples of debugging flow
  283. FSL DDR>compute
  284. Detected UDIMM UG51U6400N8SU-ACF
  285. SL DDR>print
  286. print [c<n>] [d<n>] [spd] [dimmparms] [commonparms] [opts] [addresses] [regs]
  287. FSL DDR>print dimmparms
  288. DIMM parameters: Controller=0 DIMM=0
  289. DIMM organization parameters:
  290. module part name = UG51U6400N8SU-ACF
  291. rank_density = 2147483648 bytes (2048 megabytes)
  292. capacity = 4294967296 bytes (4096 megabytes)
  293. burst_lengths_bitmask = 0C
  294. base_addresss = 0 (00000000 00000000)
  295. n_ranks = 2
  296. data_width = 64
  297. primary_sdram_width = 64
  298. ec_sdram_width = 0
  299. registered_dimm = 0
  300. n_row_addr = 15
  301. n_col_addr = 10
  302. edc_config = 0
  303. n_banks_per_sdram_device = 8
  304. tCKmin_X_ps = 1500
  305. tCKmin_X_minus_1_ps = 0
  306. tCKmin_X_minus_2_ps = 0
  307. tCKmax_ps = 0
  308. caslat_X = 960
  309. tAA_ps = 13125
  310. caslat_X_minus_1 = 0
  311. caslat_X_minus_2 = 0
  312. caslat_lowest_derated = 0
  313. tRCD_ps = 13125
  314. tRP_ps = 13125
  315. tRAS_ps = 36000
  316. tWR_ps = 15000
  317. tWTR_ps = 7500
  318. tRFC_ps = 160000
  319. tRRD_ps = 6000
  320. tRC_ps = 49125
  321. refresh_rate_ps = 7800000
  322. tIS_ps = 0
  323. tIH_ps = 0
  324. tDS_ps = 0
  325. tDH_ps = 0
  326. tRTP_ps = 7500
  327. tDQSQ_max_ps = 0
  328. tQHS_ps = 0
  329. FSL DDR>edit c0 opts ECC_mode 0
  330. FSL DDR>edit c0 regs cs0_bnds 0x000000FF
  331. FSL DDR>go
  332. 2 GiB left unmapped
  333. 4 GiB (DDR3, 64-bit, CL=9, ECC off)
  334. DDR Chip-Select Interleaving Mode: CS0+CS1
  335. Testing 0x00000000 - 0x7fffffff
  336. Testing 0x80000000 - 0xffffffff
  337. Remap DDR 2 GiB left unmapped
  338. POST memory PASSED
  339. Flash: 128 MiB
  340. L2: 128 KB enabled
  341. Corenet Platform Cache: 1024 KB enabled
  342. SERDES: timeout resetting bank 3
  343. SRIO1: disabled
  344. SRIO2: disabled
  345. MMC: FSL_ESDHC: 0
  346. EEPROM: Invalid ID (ff ff ff ff)
  347. PCIe1: disabled
  348. PCIe2: Root Complex, x1, regs @ 0xfe201000
  349. 01:00.0 - 8086:10d3 - Network controller
  350. PCIe2: Bus 00 - 01
  351. PCIe3: disabled
  352. In: serial
  353. Out: serial
  354. Err: serial
  355. Net: Initializing Fman
  356. Fman1: Uploading microcode version 101.8.0
  357. e1000: 00:1b:21:81:d2:e0
  358. FM1@DTSEC1, FM1@DTSEC2, FM1@DTSEC3, FM1@DTSEC4, FM1@DTSEC5, e1000#0 [PRIME]
  359. Warning: e1000#0 MAC addresses don't match:
  360. Address in SROM is 00:1b:21:81:d2:e0
  361. Address in environment is 00:e0:0c:00:ea:05
  362. Hit any key to stop autoboot: 0
  363. =>