efikamx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635
  1. /*
  2. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  3. *
  4. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/imx-regs.h>
  27. #include <asm/arch/mx5x_pins.h>
  28. #include <asm/arch/iomux.h>
  29. #include <asm/gpio.h>
  30. #include <asm/errno.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <asm/arch/crm_regs.h>
  33. #include <i2c.h>
  34. #include <mmc.h>
  35. #include <fsl_esdhc.h>
  36. #include <fsl_pmic.h>
  37. #include <mc13892.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /*
  40. * Compile-time error checking
  41. */
  42. #ifndef CONFIG_MXC_SPI
  43. #error "CONFIG_MXC_SPI not set, this is essential for board's operation!"
  44. #endif
  45. /*
  46. * Shared variables / local defines
  47. */
  48. /* LED */
  49. #define EFIKAMX_LED_BLUE 0x1
  50. #define EFIKAMX_LED_GREEN 0x2
  51. #define EFIKAMX_LED_RED 0x4
  52. void efikamx_toggle_led(uint32_t mask);
  53. /* Board revisions */
  54. #define EFIKAMX_BOARD_REV_11 0x1
  55. #define EFIKAMX_BOARD_REV_12 0x2
  56. #define EFIKAMX_BOARD_REV_13 0x3
  57. #define EFIKAMX_BOARD_REV_14 0x4
  58. /*
  59. * Board identification
  60. */
  61. u32 get_efika_rev(void)
  62. {
  63. u32 rev = 0;
  64. /*
  65. * Retrieve board ID:
  66. * rev1.1: 1,1,1
  67. * rev1.2: 1,1,0
  68. * rev1.3: 1,0,1
  69. * rev1.4: 1,0,0
  70. */
  71. mxc_request_iomux(MX51_PIN_NANDF_CS0, IOMUX_CONFIG_GPIO);
  72. /* set to 1 in order to get correct value on board rev1.1 */
  73. gpio_direction_output(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0), 1);
  74. mxc_request_iomux(MX51_PIN_NANDF_CS0, IOMUX_CONFIG_GPIO);
  75. mxc_iomux_set_pad(MX51_PIN_NANDF_CS0, PAD_CTL_100K_PU);
  76. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0));
  77. rev |= (!!gpio_get_value(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS0))) << 0;
  78. mxc_request_iomux(MX51_PIN_NANDF_CS1, IOMUX_CONFIG_GPIO);
  79. mxc_iomux_set_pad(MX51_PIN_NANDF_CS1, PAD_CTL_100K_PU);
  80. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS1));
  81. rev |= (!!gpio_get_value(IOMUX_TO_GPIO(MX51_PIN_NANDF_CS1))) << 1;
  82. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_GPIO);
  83. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, PAD_CTL_100K_PU);
  84. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_NANDF_RB3));
  85. rev |= (!!gpio_get_value(IOMUX_TO_GPIO(MX51_PIN_NANDF_RB3))) << 2;
  86. return (~rev & 0x7) + 1;
  87. }
  88. u32 get_board_rev(void)
  89. {
  90. return get_cpu_rev() | (get_efika_rev() << 8);
  91. }
  92. /*
  93. * DRAM initialization
  94. */
  95. int dram_init(void)
  96. {
  97. /* dram_init must store complete ramsize in gd->ram_size */
  98. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  99. PHYS_SDRAM_1_SIZE);
  100. return 0;
  101. }
  102. /*
  103. * UART configuration
  104. */
  105. static void setup_iomux_uart(void)
  106. {
  107. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  108. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  109. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  110. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  111. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  112. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  113. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  114. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  115. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  116. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  117. }
  118. /*
  119. * SPI configuration
  120. */
  121. #ifdef CONFIG_MXC_SPI
  122. static void setup_iomux_spi(void)
  123. {
  124. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  125. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  126. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  127. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  128. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  129. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  130. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  131. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  132. /* Configure SS0 as a GPIO */
  133. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_GPIO);
  134. gpio_direction_output(IOMUX_TO_GPIO(MX51_PIN_CSPI1_SS0), 0);
  135. /* Configure SS1 as a GPIO */
  136. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_GPIO);
  137. gpio_direction_output(IOMUX_TO_GPIO(MX51_PIN_CSPI1_SS1), 1);
  138. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  139. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  140. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY,
  141. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  142. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  143. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  144. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  145. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  146. }
  147. #else
  148. static inline void setup_iomux_spi(void) { }
  149. #endif
  150. /*
  151. * PMIC configuration
  152. */
  153. #ifdef CONFIG_MXC_SPI
  154. static void power_init(void)
  155. {
  156. unsigned int val;
  157. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  158. /* Write needed to Power Gate 2 register */
  159. val = pmic_reg_read(REG_POWER_MISC);
  160. val &= ~PWGT2SPIEN;
  161. pmic_reg_write(REG_POWER_MISC, val);
  162. /* Externally powered */
  163. val = pmic_reg_read(REG_CHARGE);
  164. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  165. pmic_reg_write(REG_CHARGE, val);
  166. /* power up the system first */
  167. pmic_reg_write(REG_POWER_MISC, PWUP);
  168. /* Set core voltage to 1.1V */
  169. val = pmic_reg_read(REG_SW_0);
  170. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  171. pmic_reg_write(REG_SW_0, val);
  172. /* Setup VCC (SW2) to 1.25 */
  173. val = pmic_reg_read(REG_SW_1);
  174. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  175. pmic_reg_write(REG_SW_1, val);
  176. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  177. val = pmic_reg_read(REG_SW_2);
  178. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  179. pmic_reg_write(REG_SW_2, val);
  180. udelay(50);
  181. /* Raise the core frequency to 800MHz */
  182. writel(0x0, &mxc_ccm->cacrr);
  183. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  184. /* Setup the switcher mode for SW1 & SW2*/
  185. val = pmic_reg_read(REG_SW_4);
  186. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  187. (SWMODE_MASK << SWMODE2_SHIFT)));
  188. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  189. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  190. pmic_reg_write(REG_SW_4, val);
  191. /* Setup the switcher mode for SW3 & SW4 */
  192. val = pmic_reg_read(REG_SW_5);
  193. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  194. (SWMODE_MASK << SWMODE4_SHIFT)));
  195. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  196. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  197. pmic_reg_write(REG_SW_5, val);
  198. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  199. val = pmic_reg_read(REG_SETTING_0);
  200. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  201. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  202. pmic_reg_write(REG_SETTING_0, val);
  203. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  204. val = pmic_reg_read(REG_SETTING_1);
  205. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  206. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  207. pmic_reg_write(REG_SETTING_1, val);
  208. /* Configure VGEN3 and VCAM regulators to use external PNP */
  209. val = VGEN3CONFIG | VCAMCONFIG;
  210. pmic_reg_write(REG_MODE_1, val);
  211. udelay(200);
  212. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  213. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  214. VVIDEOEN | VAUDIOEN | VSDEN;
  215. pmic_reg_write(REG_MODE_1, val);
  216. val = pmic_reg_read(REG_POWER_CTL2);
  217. val |= WDIRESET;
  218. pmic_reg_write(REG_POWER_CTL2, val);
  219. udelay(2500);
  220. }
  221. #else
  222. static inline void power_init(void) { }
  223. #endif
  224. /*
  225. * MMC configuration
  226. */
  227. #ifdef CONFIG_FSL_ESDHC
  228. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  229. {MMC_SDHC1_BASE_ADDR, 1},
  230. {MMC_SDHC2_BASE_ADDR, 1},
  231. };
  232. int board_mmc_getcd(u8 *absent, struct mmc *mmc)
  233. {
  234. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  235. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  236. *absent = gpio_get_value(IOMUX_TO_GPIO(MX51_PIN_GPIO1_0));
  237. else
  238. *absent = gpio_get_value(IOMUX_TO_GPIO(MX51_PIN_GPIO1_8));
  239. return 0;
  240. }
  241. int board_mmc_init(bd_t *bis)
  242. {
  243. int ret;
  244. /* SDHC1 is used on all revisions, setup control pins first */
  245. mxc_request_iomux(MX51_PIN_GPIO1_0,
  246. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  247. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  248. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  249. PAD_CTL_PUE_KEEPER | PAD_CTL_100K_PU |
  250. PAD_CTL_ODE_OPENDRAIN_NONE |
  251. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  252. mxc_request_iomux(MX51_PIN_GPIO1_1,
  253. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  254. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  255. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  256. PAD_CTL_100K_PU | PAD_CTL_ODE_OPENDRAIN_NONE |
  257. PAD_CTL_SRE_FAST);
  258. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_GPIO1_0));
  259. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_GPIO1_1));
  260. /* Internal SDHC1 IOMUX + SDHC2 IOMUX on old boards */
  261. if (get_efika_rev() < EFIKAMX_BOARD_REV_12) {
  262. /* SDHC1 IOMUX */
  263. mxc_request_iomux(MX51_PIN_SD1_CMD,
  264. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  265. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  266. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  267. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  268. mxc_request_iomux(MX51_PIN_SD1_CLK,
  269. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  270. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  271. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  272. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  273. mxc_request_iomux(MX51_PIN_SD1_DATA0, IOMUX_CONFIG_ALT0);
  274. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  275. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  276. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  277. mxc_request_iomux(MX51_PIN_SD1_DATA1, IOMUX_CONFIG_ALT0);
  278. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  279. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  280. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  281. mxc_request_iomux(MX51_PIN_SD1_DATA2, IOMUX_CONFIG_ALT0);
  282. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  283. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  284. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  285. mxc_request_iomux(MX51_PIN_SD1_DATA3, IOMUX_CONFIG_ALT0);
  286. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  287. PAD_CTL_PUE_KEEPER | PAD_CTL_PKE_ENABLE |
  288. PAD_CTL_DRV_HIGH | PAD_CTL_47K_PU | PAD_CTL_SRE_FAST);
  289. /* SDHC2 IOMUX */
  290. mxc_request_iomux(MX51_PIN_SD2_CMD,
  291. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  292. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  293. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  294. mxc_request_iomux(MX51_PIN_SD2_CLK,
  295. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  296. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  297. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  298. mxc_request_iomux(MX51_PIN_SD2_DATA0, IOMUX_CONFIG_ALT0);
  299. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  300. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  301. mxc_request_iomux(MX51_PIN_SD2_DATA1, IOMUX_CONFIG_ALT0);
  302. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  303. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  304. mxc_request_iomux(MX51_PIN_SD2_DATA2, IOMUX_CONFIG_ALT0);
  305. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  306. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  307. mxc_request_iomux(MX51_PIN_SD2_DATA3, IOMUX_CONFIG_ALT0);
  308. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  309. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  310. /* SDHC2 Control lines IOMUX */
  311. mxc_request_iomux(MX51_PIN_GPIO1_7,
  312. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  313. mxc_iomux_set_pad(MX51_PIN_GPIO1_7,
  314. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  315. PAD_CTL_PUE_KEEPER | PAD_CTL_100K_PU |
  316. PAD_CTL_ODE_OPENDRAIN_NONE |
  317. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  318. mxc_request_iomux(MX51_PIN_GPIO1_8,
  319. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  320. mxc_iomux_set_pad(MX51_PIN_GPIO1_8,
  321. PAD_CTL_DRV_HIGH | PAD_CTL_HYS_ENABLE |
  322. PAD_CTL_100K_PU | PAD_CTL_ODE_OPENDRAIN_NONE |
  323. PAD_CTL_SRE_FAST);
  324. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_GPIO1_8));
  325. gpio_direction_input(IOMUX_TO_GPIO(MX51_PIN_GPIO1_7));
  326. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  327. if (!ret)
  328. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[1]);
  329. } else { /* New boards use only SDHC1 */
  330. /* SDHC1 IOMUX */
  331. mxc_request_iomux(MX51_PIN_SD1_CMD,
  332. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  333. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  334. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  335. mxc_request_iomux(MX51_PIN_SD1_CLK,
  336. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  337. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  338. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  339. mxc_request_iomux(MX51_PIN_SD1_DATA0, IOMUX_CONFIG_ALT0);
  340. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  341. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  342. mxc_request_iomux(MX51_PIN_SD1_DATA1, IOMUX_CONFIG_ALT0);
  343. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  344. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  345. mxc_request_iomux(MX51_PIN_SD1_DATA2, IOMUX_CONFIG_ALT0);
  346. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  347. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  348. mxc_request_iomux(MX51_PIN_SD1_DATA3, IOMUX_CONFIG_ALT0);
  349. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  350. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU | PAD_CTL_SRE_FAST);
  351. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  352. }
  353. return ret;
  354. }
  355. #endif
  356. /*
  357. * ATA
  358. */
  359. #ifdef CONFIG_MX51_PATA
  360. #define ATA_PAD_CONFIG (PAD_CTL_DRV_HIGH | PAD_CTL_DRV_VOT_HIGH)
  361. void setup_iomux_ata(void)
  362. {
  363. mxc_request_iomux(MX51_PIN_NANDF_ALE, IOMUX_CONFIG_ALT1);
  364. mxc_iomux_set_pad(MX51_PIN_NANDF_ALE, ATA_PAD_CONFIG);
  365. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT1);
  366. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, ATA_PAD_CONFIG);
  367. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT1);
  368. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, ATA_PAD_CONFIG);
  369. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT1);
  370. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, ATA_PAD_CONFIG);
  371. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT1);
  372. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, ATA_PAD_CONFIG);
  373. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT1);
  374. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, ATA_PAD_CONFIG);
  375. mxc_request_iomux(MX51_PIN_NANDF_RE_B, IOMUX_CONFIG_ALT1);
  376. mxc_iomux_set_pad(MX51_PIN_NANDF_RE_B, ATA_PAD_CONFIG);
  377. mxc_request_iomux(MX51_PIN_NANDF_WE_B, IOMUX_CONFIG_ALT1);
  378. mxc_iomux_set_pad(MX51_PIN_NANDF_WE_B, ATA_PAD_CONFIG);
  379. mxc_request_iomux(MX51_PIN_NANDF_CLE, IOMUX_CONFIG_ALT1);
  380. mxc_iomux_set_pad(MX51_PIN_NANDF_CLE, ATA_PAD_CONFIG);
  381. mxc_request_iomux(MX51_PIN_NANDF_RB0, IOMUX_CONFIG_ALT1);
  382. mxc_iomux_set_pad(MX51_PIN_NANDF_RB0, ATA_PAD_CONFIG);
  383. mxc_request_iomux(MX51_PIN_NANDF_WP_B, IOMUX_CONFIG_ALT1);
  384. mxc_iomux_set_pad(MX51_PIN_NANDF_WP_B, ATA_PAD_CONFIG);
  385. mxc_request_iomux(MX51_PIN_GPIO_NAND, IOMUX_CONFIG_ALT1);
  386. mxc_iomux_set_pad(MX51_PIN_GPIO_NAND, ATA_PAD_CONFIG);
  387. mxc_request_iomux(MX51_PIN_NANDF_RB1, IOMUX_CONFIG_ALT1);
  388. mxc_iomux_set_pad(MX51_PIN_NANDF_RB1, ATA_PAD_CONFIG);
  389. mxc_request_iomux(MX51_PIN_NANDF_D0, IOMUX_CONFIG_ALT1);
  390. mxc_iomux_set_pad(MX51_PIN_NANDF_D0, ATA_PAD_CONFIG);
  391. mxc_request_iomux(MX51_PIN_NANDF_D1, IOMUX_CONFIG_ALT1);
  392. mxc_iomux_set_pad(MX51_PIN_NANDF_D1, ATA_PAD_CONFIG);
  393. mxc_request_iomux(MX51_PIN_NANDF_D2, IOMUX_CONFIG_ALT1);
  394. mxc_iomux_set_pad(MX51_PIN_NANDF_D2, ATA_PAD_CONFIG);
  395. mxc_request_iomux(MX51_PIN_NANDF_D3, IOMUX_CONFIG_ALT1);
  396. mxc_iomux_set_pad(MX51_PIN_NANDF_D3, ATA_PAD_CONFIG);
  397. mxc_request_iomux(MX51_PIN_NANDF_D4, IOMUX_CONFIG_ALT1);
  398. mxc_iomux_set_pad(MX51_PIN_NANDF_D4, ATA_PAD_CONFIG);
  399. mxc_request_iomux(MX51_PIN_NANDF_D5, IOMUX_CONFIG_ALT1);
  400. mxc_iomux_set_pad(MX51_PIN_NANDF_D5, ATA_PAD_CONFIG);
  401. mxc_request_iomux(MX51_PIN_NANDF_D6, IOMUX_CONFIG_ALT1);
  402. mxc_iomux_set_pad(MX51_PIN_NANDF_D6, ATA_PAD_CONFIG);
  403. mxc_request_iomux(MX51_PIN_NANDF_D7, IOMUX_CONFIG_ALT1);
  404. mxc_iomux_set_pad(MX51_PIN_NANDF_D7, ATA_PAD_CONFIG);
  405. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT1);
  406. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, ATA_PAD_CONFIG);
  407. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT1);
  408. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, ATA_PAD_CONFIG);
  409. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT1);
  410. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, ATA_PAD_CONFIG);
  411. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT1);
  412. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, ATA_PAD_CONFIG);
  413. mxc_request_iomux(MX51_PIN_NANDF_D12, IOMUX_CONFIG_ALT1);
  414. mxc_iomux_set_pad(MX51_PIN_NANDF_D12, ATA_PAD_CONFIG);
  415. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT1);
  416. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, ATA_PAD_CONFIG);
  417. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT1);
  418. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, ATA_PAD_CONFIG);
  419. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT1);
  420. mxc_iomux_set_pad(MX51_PIN_NANDF_D15, ATA_PAD_CONFIG);
  421. }
  422. #else
  423. static inline void setup_iomux_ata(void) { }
  424. #endif
  425. /*
  426. * LED configuration
  427. */
  428. void setup_iomux_led(void)
  429. {
  430. /* Blue LED */
  431. mxc_request_iomux(MX51_PIN_CSI1_D9, IOMUX_CONFIG_ALT3);
  432. gpio_direction_output(IOMUX_TO_GPIO(MX51_PIN_CSI1_D9), 0);
  433. /* Green LED */
  434. mxc_request_iomux(MX51_PIN_CSI1_VSYNC, IOMUX_CONFIG_ALT3);
  435. gpio_direction_output(IOMUX_TO_GPIO(MX51_PIN_CSI1_VSYNC), 0);
  436. /* Red LED */
  437. mxc_request_iomux(MX51_PIN_CSI1_HSYNC, IOMUX_CONFIG_ALT3);
  438. gpio_direction_output(IOMUX_TO_GPIO(MX51_PIN_CSI1_HSYNC), 0);
  439. }
  440. void efikamx_toggle_led(uint32_t mask)
  441. {
  442. gpio_set_value(IOMUX_TO_GPIO(MX51_PIN_CSI1_D9),
  443. mask & EFIKAMX_LED_BLUE);
  444. gpio_set_value(IOMUX_TO_GPIO(MX51_PIN_CSI1_VSYNC),
  445. mask & EFIKAMX_LED_GREEN);
  446. gpio_set_value(IOMUX_TO_GPIO(MX51_PIN_CSI1_HSYNC),
  447. mask & EFIKAMX_LED_RED);
  448. }
  449. /*
  450. * Board initialization
  451. */
  452. static void init_drive_strength(void)
  453. {
  454. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  455. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  456. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  457. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  458. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  459. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  460. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  461. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  462. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  463. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  464. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  465. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  466. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  467. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  468. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  469. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  470. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  471. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  472. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  473. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  474. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  475. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  476. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  477. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  478. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  479. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  480. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  481. /* Setting pad options */
  482. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  483. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  484. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  485. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  486. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  487. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  488. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  489. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  490. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  491. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  492. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  493. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  494. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  495. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  496. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  497. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  498. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  499. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  500. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  501. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  502. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  503. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  504. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  505. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  506. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  507. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  508. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  509. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  510. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  511. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  512. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  513. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  514. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  515. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  516. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  517. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  518. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  519. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  520. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  521. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  522. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  523. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  524. }
  525. int board_early_init_f(void)
  526. {
  527. init_drive_strength();
  528. setup_iomux_uart();
  529. setup_iomux_spi();
  530. setup_iomux_led();
  531. return 0;
  532. }
  533. int board_init(void)
  534. {
  535. gd->bd->bi_arch_number = MACH_TYPE_MX51_EFIKAMX;
  536. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  537. return 0;
  538. }
  539. int board_late_init(void)
  540. {
  541. setup_iomux_spi();
  542. power_init();
  543. setup_iomux_led();
  544. setup_iomux_ata();
  545. efikamx_toggle_led(EFIKAMX_LED_BLUE);
  546. return 0;
  547. }
  548. int checkboard(void)
  549. {
  550. puts("Board: Efika MX\n");
  551. return 0;
  552. }