HWW1U1A.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Copyright 2009-2010 eXMeritus, A Boeing Company
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * HardwareWall HWW-1U-1A airborne unit configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /* High-level system configuration options */
  28. #define CONFIG_BOOKE /* Power/PowerPC Book-E */
  29. #define CONFIG_E500 /* e500 (Power ISA v2.03 with SPE) */
  30. #define CONFIG_MPC85xx /* MPC8540/60/55/41/48 family */
  31. #define CONFIG_FSL_ELBC /* FreeScale Enhanced LocalBus Cntlr */
  32. #define CONFIG_FSL_LAW /* FreeScale Local Access Window */
  33. #define CONFIG_P2020 /* FreeScale P2020 */
  34. #define CONFIG_HWW1U1A /* eXMeritus HardwareWall HWW-1U-1A */
  35. #define CONFIG_MP /* Multiprocessing support */
  36. #define CONFIG_HWCONFIG /* Use hwconfig from environment */
  37. #define CONFIG_L2_CACHE /* L2 cache enabled */
  38. #define CONFIG_BTB /* Branch predition enabled */
  39. #define CONFIG_PANIC_HANG /* No board reset on panic */
  40. #define CONFIG_BOARD_EARLY_INIT_R /* Call board_early_init_r() */
  41. #define CONFIG_CMD_REGINFO /* Dump various CPU regs */
  42. /*
  43. * Allow the use of 36-bit physical addresses. Device-trees with 64-bit
  44. * addresses have known compatibility issues with some existing kernels.
  45. */
  46. #define CONFIG_ENABLE_36BIT_PHYS
  47. #define CONFIG_PHYS_64BIT
  48. #define CONFIG_ADDR_MAP
  49. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* Number of entries in TLB1 */
  50. /* Reserve plenty of RAM for malloc (we have 2GB+) */
  51. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  52. /* How much L2 cache do we map so we can use it as RAM */
  53. #define CONFIG_SYS_INIT_RAM_LOCK
  54. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  55. /* This is our temporary global data area just above the stack */
  56. #define CONFIG_SYS_GBL_DATA_OFFSET \
  57. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  58. /* The stack grows down from the global data area */
  59. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  60. /* Enable IRQs and watchdog with a 1000Hz system decrementer */
  61. #define CONFIG_CMD_IRQ
  62. #define CONFIG_SYS_HZ 1000
  63. /* -------------------------------------------------------------------- */
  64. /*
  65. * Clock crystal configuration:
  66. * (1) SYS: 66.666MHz +/- 50ppm (drives CPU/PCI/DDR)
  67. * (2) CCB: Multiplier from SYS_CLK
  68. * (3) RTC: 25.000MHz +/- 50ppm (sampled against CCB clock)
  69. */
  70. #define CONFIG_SYS_CLK_FREQ 66666000/*Hz*/
  71. #define CONFIG_DDR_CLK_FREQ 66666000/*Hz*/
  72. /* -------------------------------------------------------------------- */
  73. /*
  74. * Memory map
  75. *
  76. * 0x0000_0000 0x7fff_ffff 2G DDR2 ECC SDRAM
  77. * 0x8000_0000 0x9fff_ffff 512M PCI-E Bus 1
  78. * 0xa000_0000 0xbfff_ffff 512M PCI-E Bus 2 (unused)
  79. * 0xc000_0000 0xdfff_ffff 512M PCI-E Bus 3
  80. * 0xe000_0000 0xe7ff_ffff 128M Spansion FLASH
  81. * 0xe800_0000 0xefff_ffff 128M Spansion FLASH
  82. * 0xffd0_0000 0xffd0_3fff 16K L1 boot stack (TLB0)
  83. * 0xffe0_0000 0xffef_ffff 1M CCSR
  84. * 0xffe0_5000 0xffe0_5fff 4K Enhanced LocalBus Controller
  85. */
  86. /* Virtual Memory Map */
  87. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  88. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  89. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  90. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  91. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  92. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  93. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  94. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  95. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  96. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
  97. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* CCSRBAR @ runtime */
  98. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  99. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  100. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  101. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  102. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  103. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  104. /* Physical Memory Map */
  105. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  106. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  107. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  108. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  109. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  110. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  111. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  112. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfffd00000ull
  113. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf /* for ASM code */
  114. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xffd00000 /* for ASM code */
  115. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf /* for ASM code */
  116. #define CONFIG_SYS_CCSRBAR_PHYS_LOW 0xffe00000 /* for ASM code */
  117. /* -------------------------------------------------------------------- */
  118. /* U-Boot image (MONITOR_BASE == TEXT_BASE) */
  119. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc /* Top address in flash */
  120. #define CONFIG_SYS_TEXT_BASE 0xeff80000 /* Start of U-Boot image */
  121. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  122. #define CONFIG_SYS_MONITOR_LEN 0x80000 /* 512kB (4 flash sectors) */
  123. /*
  124. * U-Boot Environment Image: The two sectors immediately below U-Boot
  125. * form the U-Boot environment (regular and redundant).
  126. */
  127. #define CONFIG_ENV_IS_IN_FLASH /* The environment image is stored in FLASH */
  128. #define CONFIG_ENV_OVERWRITE /* Allow "protected" variables to be erased */
  129. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128kB (1 flash sector) */
  130. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  131. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  132. /* Only use 8kB of each environment sector for data */
  133. #define CONFIG_ENV_SIZE 0x2000 /* 8kB */
  134. #define CONFIG_ENV_SIZE_REDUND 0x2000 /* 8kB */
  135. /* -------------------------------------------------------------------- */
  136. /* Serial Console Configuration */
  137. #define CONFIG_CONS_INDEX 1
  138. #define CONFIG_SYS_NS16550
  139. #define CONFIG_SYS_NS16550_SERIAL
  140. #define CONFIG_SYS_NS16550_REG_SIZE 1
  141. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  142. #define CONFIG_BAUDRATE 115200
  143. #define CONFIG_SYS_BAUDRATE_TABLE \
  144. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  145. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  146. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  147. /* Echo back characters received during a serial download */
  148. #define CONFIG_LOADS_ECHO
  149. /* Allow a serial-download to temporarily change baud */
  150. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  151. /* -------------------------------------------------------------------- */
  152. /* PCI and PCI-Express Support */
  153. #define CONFIG_PCI /* Enable PCI/PCIE */
  154. #define CONFIG_PCI_PNP /* Scan PCI busses */
  155. #define CONFIG_CMD_PCI /* Enable the "pci" command */
  156. #define CONFIG_FSL_PCI_INIT /* Common FreeScale PCI initialization */
  157. #define CONFIG_FSL_PCIE_RESET /* We have PCI-E reset errata */
  158. #define CONFIG_SYS_PCI_64BIT /* PCI resources are 64-bit */
  159. #define CONFIG_PCI_SCAN_SHOW /* Display PCI scan during boot */
  160. /* Enable 2 of the 3 PCI-E controllers */
  161. #define CONFIG_PCIE3
  162. #undef CONFIG_PCIE2
  163. #define CONFIG_PCIE1
  164. /* Display human-readable names when initializing */
  165. #define CONFIG_SYS_PCIE3_NAME "Intel 82571EB"
  166. #define CONFIG_SYS_PCIE2_NAME "Unused"
  167. #define CONFIG_SYS_PCIE1_NAME "Silicon Image SIL3531"
  168. /*
  169. * PCI bus addresses
  170. * Memory space is mapped 1-1, but I/O space must start from 0.
  171. */
  172. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  173. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  174. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  175. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  176. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  177. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  178. /* -------------------------------------------------------------------- */
  179. /* Generic FreeScale hardware I2C support */
  180. #define CONFIG_HARD_I2C
  181. #define CONFIG_FSL_I2C
  182. #define CONFIG_CMD_I2C
  183. #define CONFIG_I2C_MULTI_BUS
  184. #define CONFIG_SYS_I2C_OFFSET 0x3000
  185. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  186. /* I2C bus configuration */
  187. #define CONFIG_SYS_I2C_SPEED 400000
  188. #define CONFIG_SYS_I2C_SLAVE 0x7F
  189. /* DDR2 SO-RDIMM SPD EEPROM is at I2C0-0x51 */
  190. #define CONFIG_SYS_SPD_BUS_NUM 0
  191. #define SPD_EEPROM_ADDRESS 0x51
  192. /* DS1339 RTC is at I2C0-0x68 (I know it says "DS1337", it's a DS1339) */
  193. #define CONFIG_CMD_DATE
  194. #define CONFIG_RTC_DS1337
  195. #define CONFIG_SYS_RTC_BUS_NUM 0
  196. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  197. /* Turn off RTC square-wave output to save battery */
  198. #define CONFIG_SYS_RTC_DS1337_NOOSC
  199. /*
  200. * AT24C128N EEPROM at I2C0-0x53.
  201. *
  202. * That Atmel EEPROM has 128kbit of memory (16kByte) divided into 256 pages
  203. * of 64 bytes per page. The chip uses 2-byte addresses and has a max write
  204. * cycle time of 20ms according to the datasheet.
  205. *
  206. * NOTE: Our environment is stored on regular direct-attached FLASH, this
  207. * chip is only used as a write-protected backup for certain key settings
  208. * such as the serial# and macaddr values. (EG: "env import")
  209. */
  210. #define CONFIG_CMD_EEPROM
  211. #define CONFIG_ENV_EEPROM_IS_ON_I2C
  212. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
  213. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  214. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 1 << 6 == 64 byte pages */
  215. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 21
  216. /*
  217. * PCA9554 is at I2C1-0x3f (I know it says "PCA953X", it's a PCA9554). You
  218. * must first select the I2C1 bus with "i2c dev 1" or the "pca953x" command
  219. * will not be able to access the chip.
  220. */
  221. #define CONFIG_PCA953X
  222. #define CONFIG_CMD_PCA953X
  223. #define CONFIG_CMD_PCA953X_INFO
  224. #define CONFIG_SYS_I2C_PCA953X_ADDR 0x3f
  225. /* -------------------------------------------------------------------- */
  226. /* FreeScale DDR2/3 SDRAM Controller */
  227. #define CONFIG_FSL_DDR2 /* Our SDRAM slot is DDR2 */
  228. #define CONFIG_DDR_ECC /* Enable ECC by default */
  229. #define CONFIG_DDR_SPD /* Detect DDR config from SPD EEPROM */
  230. #define CONFIG_SPD_EEPROM /* ...why 2 config variables for this? */
  231. #define CONFIG_VERY_BIG_RAM /* Allow 2GB+ of RAM */
  232. #define CONFIG_CMD_SDRAM
  233. /* Standard P2020 DDR controller parameters */
  234. #define CONFIG_NUM_DDR_CONTROLLERS 1
  235. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  236. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  237. /* Make sure to tell the DDR controller to preinitialze all of RAM */
  238. #define CONFIG_MEM_INIT_VALUE 0xDEADBEEF
  239. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  240. /* -------------------------------------------------------------------- */
  241. /* FLASH Memory Configuration (2x 128MB SPANSION FLASH) */
  242. #define CONFIG_FLASH_CFI_DRIVER
  243. #define CONFIG_SYS_FLASH_CFI
  244. #define CONFIG_SYS_FLASH_EMPTY_INFO
  245. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  246. /* Flash banks (2x 128MB) */
  247. #define FLASH0_PHYS (CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000ull)
  248. #define FLASH1_PHYS (CONFIG_SYS_FLASH_BASE_PHYS + 0x0000000ull)
  249. #define CONFIG_SYS_MAX_FLASH_BANKS 2
  250. #define CONFIG_SYS_MAX_FLASH_SECT 1024
  251. #define CONFIG_SYS_FLASH_BANKS_LIST { FLASH0_PHYS, FLASH1_PHYS }
  252. /*
  253. * Flash access modes and timings (values are the defaults after a RESET).
  254. *
  255. * NOTE: These could probably be optimized but are more than sufficient for
  256. * this particular system for the moment.
  257. */
  258. #define FLASH_BRx (BR_PS_16 | BR_MS_GPCM | BR_V)
  259. #define FLASH_ORx (OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS \
  260. | OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  261. /* Configure both flash banks */
  262. #define CONFIG_SYS_BR0_PRELIM (FLASH_BRx | BR_PHYS_ADDR(FLASH0_PHYS))
  263. #define CONFIG_SYS_BR1_PRELIM (FLASH_BRx | BR_PHYS_ADDR(FLASH1_PHYS))
  264. #define CONFIG_SYS_OR0_PRELIM (FLASH_ORx | OR_AM_128MB)
  265. #define CONFIG_SYS_OR1_PRELIM (FLASH_ORx | OR_AM_128MB)
  266. /* Flash timeouts (in ms) */
  267. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000UL /* Erase (60s) */
  268. #define CONFIG_SYS_FLASH_WRITE_TOUT 500UL /* Write (0.5s) */
  269. /* Quiet flash testing */
  270. #define CONFIG_SYS_FLASH_QUIET_TEST
  271. /* Make program/erase count down from 45/5 (9....8....7....) */
  272. #define CONFIG_FLASH_SHOW_PROGRESS 45
  273. /* -------------------------------------------------------------------- */
  274. /* Ethernet Device Support */
  275. #define CONFIG_MII /* Enable MII PHY code */
  276. #define CONFIG_MII_DEFAULT_TSEC /* ??? Copied from P2020DS */
  277. #define CONFIG_PHY_GIGE /* Support Gigabit PHYs */
  278. #define CONFIG_ETHPRIME "e1000#0" /* Default to external ports */
  279. /* Turn on various helpful networking commands */
  280. #define CONFIG_CMD_DHCP
  281. #define CONFIG_CMD_MII
  282. #define CONFIG_CMD_NET
  283. #define CONFIG_CMD_PING
  284. /* On-chip FreeScale P2020 "tsec" Ethernet (oneway fibers and peer) */
  285. #define CONFIG_TSEC_ENET
  286. #define CONFIG_TSEC1
  287. #define CONFIG_TSEC2
  288. #define CONFIG_TSEC3
  289. #define CONFIG_TSEC1_NAME "owt0"
  290. #define CONFIG_TSEC2_NAME "owt1"
  291. #define CONFIG_TSEC3_NAME "peer"
  292. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  293. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  294. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  295. #define TSEC1_PHYIDX 0
  296. #define TSEC2_PHYIDX 0
  297. #define TSEC3_PHYIDX 0
  298. #define TSEC1_PHY_ADDR 2
  299. #define TSEC2_PHY_ADDR 3
  300. #define TSEC3_PHY_ADDR 4
  301. #define TSEC3_PHY_ADDR_CPUA 4
  302. #define TSEC3_PHY_ADDR_CPUB 5
  303. /* PCI-E dual-port E1000 (external ethernet ports) */
  304. #define CONFIG_E1000
  305. #define CONFIG_E1000_SPI
  306. #define CONFIG_E1000_SPI_GENERIC
  307. #define CONFIG_CMD_E1000
  308. /* We need the SPI infrastructure to poke the E1000's EEPROM */
  309. #define CONFIG_SPI
  310. #define CONFIG_SPI_X
  311. #define CONFIG_CMD_SPI
  312. #define MAX_SPI_BYTES 32
  313. /* -------------------------------------------------------------------- */
  314. /* USB Thumbdrive Device Support */
  315. #define CONFIG_USB_EHCI
  316. #define CONFIG_USB_EHCI_FSL
  317. #define CONFIG_USB_STORAGE
  318. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  319. #define CONFIG_CMD_USB
  320. /* Partition and Filesystem support */
  321. #define CONFIG_DOS_PARTITION
  322. #define CONFIG_EFI_PARTITION
  323. #define CONFIG_ISO_PARTITION
  324. #define CONFIG_CMD_EXT2
  325. #define CONFIG_CMD_FAT
  326. /* -------------------------------------------------------------------- */
  327. /* Command line configuration. */
  328. #define CONFIG_CMDLINE_EDITING /* Enable command editing */
  329. #define CONFIG_COMMAND_HISTORY /* Enable command history */
  330. #define CONFIG_AUTO_COMPLETE /* Enable command completion */
  331. #define CONFIG_SYS_LONGHELP /* Enable detailed command help */
  332. #define CONFIG_SYS_MAXARGS 128 /* Up to 128 command-line args */
  333. #define CONFIG_SYS_PBSIZE 8192 /* Allow up to 8k printed lines */
  334. #define CONFIG_SYS_CBSIZE 4096 /* Allow up to 4k command lines */
  335. #define CONFIG_SYS_BARGSIZE 4096 /* Allow up to 4k boot args */
  336. #define CONFIG_SYS_HUSH_PARSER /* Enable a fancier shell */
  337. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " /* Command-line continuation */
  338. /* A little extra magic here for the prompt */
  339. #define CONFIG_SYS_PROMPT hww1u1a_get_ps1()
  340. #ifndef __ASSEMBLY__
  341. const char *hww1u1a_get_ps1(void);
  342. #endif
  343. /* Include a bunch of default commands we probably want */
  344. #include <config_cmd_default.h>
  345. /* Other helpful shell-like commands */
  346. #define CONFIG_MD5
  347. #define CONFIG_SHA1
  348. #define CONFIG_CMD_MD5SUM
  349. #define CONFIG_CMD_SHA1SUM
  350. #define CONFIG_CMD_ASKENV
  351. #define CONFIG_CMD_SETEXPR
  352. /* -------------------------------------------------------------------- */
  353. /* Image manipulation and booting */
  354. /* We use the OpenFirmware-esque "Flattened Device Tree" */
  355. #define CONFIG_OF_LIBFDT
  356. #define CONFIG_OF_BOARD_SETUP
  357. #define CONFIG_OF_STDOUT_VIA_ALIAS
  358. /*
  359. * For booting Linux, the board info and command line data
  360. * have to be in the first 64 MB of memory, since this is
  361. * the maximum mapped by the Linux kernel during initialization.
  362. */
  363. #define CONFIG_CMD_ELF
  364. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Maximum kernel memory map */
  365. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Maximum kernel size of 64MB */
  366. /* This is the default address for commands with an optional address arg */
  367. #define CONFIG_LOADADDR 100000
  368. #define CONFIG_SYS_LOAD_ADDR 0x100000
  369. /* Test memory starting from the default load address to just below 2GB */
  370. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_LOAD_ADDR
  371. #define CONFIG_SYS_MEMTEST_END 0x7f000000
  372. #define CONFIG_BOOTDELAY 20
  373. #define CONFIG_BOOTCOMMAND "echo Not yet flashed"
  374. #define CONFIG_BOOTARGS ""
  375. #define CONFIG_BOOTARGS_DYNAMIC "console=ttyS0,${baudrate}n1"
  376. /* Extra environment parameters */
  377. #define CONFIG_EXTRA_ENV_SETTINGS \
  378. "ethprime=e1000#0\0" \
  379. "ethrotate=no\0" \
  380. "setbootargs=setenv bootargs " \
  381. "\"${bootargs} "CONFIG_BOOTARGS_DYNAMIC"\"\0" \
  382. "perf_mode=performance\0" \
  383. "hwconfig=" "fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1;" \
  384. "usb1:dr_mode=host,phy_type=ulpi\0" \
  385. "flkernel=0xe8000000\0" \
  386. "flinitramfs=0xe8800000\0" \
  387. "fldevicetree=0xeff20000\0" \
  388. "flbootm=bootm ${flkernel} ${flinitramfs} ${fldevicetree}\0" \
  389. "flboot=run preboot; run flbootm\0" \
  390. "restore_eeprom=i2c dev 0 && " \
  391. "eeprom read $loadaddr 0x0000 0x2000 && " \
  392. "env import -c $loadaddr 0x2000\0"
  393. #endif /* __CONFIG_H */