sdram.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * (C) Copyright 2002
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc4xx.h>
  25. #include <asm/processor.h>
  26. #include <pci.h>
  27. #ifdef CONFIG_SDRAM_BANK0
  28. #define MAGIC0 0x00000000
  29. #define MAGIC1 0x11111111
  30. #define MAGIC2 0x22222222
  31. #define MAGIC3 0x33333333
  32. #define MAGIC4 0x44444444
  33. #define MAGIC5 0x55555555
  34. #define MAGIC6 0x66666666
  35. #define ADDR_ZERO 0x00000000
  36. #define ADDR_400 0x00000400
  37. #define ADDR_01MB 0x00100000
  38. #define ADDR_08MB 0x00800000
  39. #define ADDR_16MB 0x01000000
  40. #define ADDR_32MB 0x02000000
  41. #define ADDR_64MB 0x04000000
  42. #define ADDR_128MB 0x08000000
  43. #define mtsdram0(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  44. /*-----------------------------------------------------------------------
  45. */
  46. void sdram_init(void)
  47. {
  48. ulong speed;
  49. ulong sdtr1;
  50. ulong rtr;
  51. /*
  52. * Determine SDRAM speed
  53. */
  54. speed = get_bus_freq(0); /* parameter not used on ppc4xx */
  55. /*
  56. * Support for 100MHz and 133MHz SDRAM
  57. */
  58. if (speed > 100000000) {
  59. /*
  60. * 133 MHz SDRAM
  61. */
  62. sdtr1 = 0x01074015;
  63. rtr = 0x07f00000;
  64. } else {
  65. /*
  66. * default: 100 MHz SDRAM
  67. */
  68. sdtr1 = 0x0086400d;
  69. rtr = 0x05f00000;
  70. }
  71. /*
  72. * Set MB0CF for bank 0. (0-128MB) Address Mode 3 since 13x10(4)
  73. */
  74. mtsdram0(mem_mb0cf, 0x000A4001);
  75. mtsdram0(mem_sdtr1, sdtr1);
  76. mtsdram0(mem_rtr, rtr);
  77. /*
  78. * Wait for 200us
  79. */
  80. udelay(200);
  81. /*
  82. * Set memory controller options reg, MCOPT1.
  83. * Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst
  84. * read/prefetch.
  85. */
  86. mtsdram0(mem_mcopt1, 0x80800000);
  87. /*
  88. * Wait for 10ms
  89. */
  90. udelay(10000);
  91. /*
  92. * Test if 128 MByte are equipped (mirror test)
  93. */
  94. *(volatile ulong *)ADDR_ZERO = MAGIC0;
  95. *(volatile ulong *)ADDR_08MB = MAGIC1;
  96. *(volatile ulong *)ADDR_16MB = MAGIC2;
  97. *(volatile ulong *)ADDR_32MB = MAGIC3;
  98. *(volatile ulong *)ADDR_64MB = MAGIC4;
  99. if ((*(volatile ulong *)ADDR_ZERO == MAGIC0) &&
  100. (*(volatile ulong *)ADDR_08MB == MAGIC1) &&
  101. (*(volatile ulong *)ADDR_16MB == MAGIC2) &&
  102. (*(volatile ulong *)ADDR_32MB == MAGIC3)) {
  103. /*
  104. * OK, 128MB detected -> all done
  105. */
  106. return;
  107. }
  108. /*
  109. * Now test for 64 MByte...
  110. */
  111. /*
  112. * Disable memory controller.
  113. */
  114. mtsdram0(mem_mcopt1, 0x00000000);
  115. /*
  116. * Set MB0CF for bank 0. (0-64MB) Address Mode 3 since 13x9(4)
  117. */
  118. mtsdram0(mem_mb0cf, 0x00084001);
  119. mtsdram0(mem_sdtr1, sdtr1);
  120. mtsdram0(mem_rtr, rtr);
  121. /*
  122. * Wait for 200us
  123. */
  124. udelay(200);
  125. /*
  126. * Set memory controller options reg, MCOPT1.
  127. * Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst
  128. * read/prefetch.
  129. */
  130. mtsdram0(mem_mcopt1, 0x80800000);
  131. /*
  132. * Wait for 10ms
  133. */
  134. udelay(10000);
  135. /*
  136. * Test if 64 MByte are equipped (mirror test)
  137. */
  138. *(volatile ulong *)ADDR_ZERO = MAGIC0;
  139. *(volatile ulong *)ADDR_08MB = MAGIC1;
  140. *(volatile ulong *)ADDR_16MB = MAGIC2;
  141. *(volatile ulong *)ADDR_32MB = MAGIC3;
  142. if ((*(volatile ulong *)ADDR_ZERO == MAGIC0) &&
  143. (*(volatile ulong *)ADDR_08MB == MAGIC1) &&
  144. (*(volatile ulong *)ADDR_16MB == MAGIC2)) {
  145. /*
  146. * OK, 64MB detected -> all done
  147. */
  148. return;
  149. }
  150. /*
  151. * Now test for 32 MByte...
  152. */
  153. /*
  154. * Disable memory controller.
  155. */
  156. mtsdram0(mem_mcopt1, 0x00000000);
  157. /*
  158. * Set MB0CF for bank 0. (0-32MB) Address Mode 2 since 12x9(4)
  159. */
  160. mtsdram0(mem_mb0cf, 0x00062001);
  161. /*
  162. * Set memory controller options reg, MCOPT1.
  163. * Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst
  164. * read/prefetch.
  165. */
  166. mtsdram0(mem_mcopt1, 0x80800000);
  167. /*
  168. * Wait for 10ms
  169. */
  170. udelay(10000);
  171. /*
  172. * Test if 32 MByte are equipped (mirror test)
  173. */
  174. *(volatile ulong *)ADDR_ZERO = MAGIC0;
  175. *(volatile ulong *)ADDR_400 = MAGIC1;
  176. *(volatile ulong *)ADDR_08MB = MAGIC2;
  177. *(volatile ulong *)ADDR_16MB = MAGIC3;
  178. if ((*(volatile ulong *)ADDR_ZERO == MAGIC0) &&
  179. (*(volatile ulong *)ADDR_400 == MAGIC1) &&
  180. (*(volatile ulong *)ADDR_08MB == MAGIC2)) {
  181. /*
  182. * OK, 32MB detected -> all done
  183. */
  184. return;
  185. }
  186. /*
  187. * Now test for 16 MByte...
  188. */
  189. /*
  190. * Disable memory controller.
  191. */
  192. mtsdram0(mem_mcopt1, 0x00000000);
  193. /*
  194. * Set MB0CF for bank 0. (0-16MB) Address Mode 4 since 12x8(4)
  195. */
  196. mtsdram0(mem_mb0cf, 0x00046001);
  197. /*
  198. * Set memory controller options reg, MCOPT1.
  199. * Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst
  200. * read/prefetch.
  201. */
  202. mtsdram0(mem_mcopt1, 0x80800000);
  203. /*
  204. * Wait for 10ms
  205. */
  206. udelay(10000);
  207. /*
  208. * Test if 16 MByte are equipped (mirror test)
  209. */
  210. *(volatile ulong *)ADDR_ZERO = MAGIC0;
  211. *(volatile ulong *)ADDR_400 = MAGIC1;
  212. *(volatile ulong *)ADDR_01MB = MAGIC5;
  213. *(volatile ulong *)ADDR_08MB = MAGIC2;
  214. /* *(volatile ulong *)ADDR_16MB = MAGIC3;*/
  215. if ((*(volatile ulong *)ADDR_ZERO == MAGIC0) &&
  216. (*(volatile ulong *)ADDR_400 == MAGIC1) &&
  217. (*(volatile ulong *)ADDR_01MB == MAGIC5) &&
  218. (*(volatile ulong *)ADDR_08MB == MAGIC2)) {
  219. /*
  220. * OK, 16MB detected -> all done
  221. */
  222. return;
  223. }
  224. /*
  225. * Setup for 4 MByte...
  226. */
  227. /*
  228. * Disable memory controller.
  229. */
  230. mtsdram0(mem_mcopt1, 0x00000000);
  231. /*
  232. * Set MB0CF for bank 0. (0-4MB) Address Mode 5 since 11x8(2)
  233. */
  234. mtsdram0(mem_mb0cf, 0x00008001);
  235. /*
  236. * Set memory controller options reg, MCOPT1.
  237. * Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst
  238. * read/prefetch.
  239. */
  240. mtsdram0(mem_mcopt1, 0x80800000);
  241. /*
  242. * Wait for 10ms
  243. */
  244. udelay(10000);
  245. }
  246. #endif /* CONFIG_SDRAM_BANK0 */