s3c4510b_eth.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. #ifndef __S3C4510B_ETH_H
  2. #define __S3C4510B_ETH_H
  3. /*
  4. * Copyright (c) 2004 Cucy Systems (http://www.cucy.com)
  5. * Curt Brune <curt@cucy.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. *
  25. * MODULE: $Id:$
  26. * Description: Ethernet interface
  27. * Runtime Env: ARM7TDMI
  28. * Change History:
  29. * 03-02-04 Create (Curt Brune) curt@cucy.com
  30. *
  31. */
  32. #define ETH_MAC_ADDR_SIZE (6) /* dst,src addr is 6bytes each */
  33. #define ETH_MaxTxFrames (16) /* Max number of Tx Frames */
  34. /* Buffered DMA Receiver Control Register */
  35. #define ETH_BRxBRST 0x0000F /* BDMA Rx Burst Size * BRxBRST */
  36. /* = Burst Data Size 16 */
  37. #define ETH_BRxSTSKO 0x00020 /* BDMA Rx Stop/Skip Frame or Interrupt(=1) */
  38. /* case of not OWNER the current Frame */
  39. #define ETH_BRxMAINC 0x00040 /* BDMA Rx Memory Address Inc/Dec */
  40. #define ETH_BRxDIE 0x00080 /* BDMA Rx Every Received Frame Interrupt Enable */
  41. #define ETH_BRxNLIE 0x00100 /* BDMA Rx NULL List Interrupt Enable */
  42. #define ETH_BRxNOIE 0x00200 /* BDMA Rx Not Owner Interrupt Enable */
  43. #define ETH_BRxMSOIE 0x00400 /* BDMA Rx Maximum Size over Interrupr Enable */
  44. #define ETH_BRxLittle 0x00800 /* BDMA Rx Big/Little Endian */
  45. #define ETH_BRxBig 0x00000 /* BDMA Rx Big/Little Endian */
  46. #define ETH_BRxWA01 0x01000 /* BDMA Rx Word Alignment- one invalid byte */
  47. #define ETH_BRxWA10 0x02000 /* BDMA Rx Word Alignment- two invalid byte */
  48. #define ETH_BRxWA11 0x03000 /* BDMA Rx Word Alignment- three invalid byte */
  49. #define ETH_BRxEn 0x04000 /* BDMA Rx Enable */
  50. #define ETH_BRxRS 0x08000 /* BDMA Rx Reset */
  51. #define ETH_RxEmpty 0x10000 /* BDMA Rx Buffer empty interrupt */
  52. #define ETH_BRxEarly 0x20000 /* BDMA Rx Early notify Interrupt */
  53. /* Buffered DMA Trasmit Control Register(BDMATXCON) */
  54. #define ETH_BTxBRST 0x0000F /* BDMA Tx Burst Size = 16 */
  55. #define ETH_BTxSTSKO 0x00020 /* BDMA Tx Stop/Skip Frame or Interrupt in case */
  56. /* of not Owner the current frame */
  57. #define ETH_BTxCPIE 0x00080 /* BDMA Tx Complete to send control */
  58. /* packet Enable */
  59. #define ETH_BTxNOIE 0x00200 /* BDMA Tx Buffer Not Owner */
  60. #define ETH_BTxEmpty 0x00400 /* BDMA Tx Buffer Empty Interrupt */
  61. /* BDMA Tx buffer can be moved to the MAC Tx IO when the new frame comes in. */
  62. #define ETH_BTxMSL000 0x00000 /* No wait to fill the BDMA */
  63. #define ETH_BTxMSL001 0x00800 /* wait to fill 1/8 of the BDMA */
  64. #define ETH_BTxMSL010 0x01000 /* wait to fill 2/8 of the BDMA */
  65. #define ETH_BTxMSL011 0x01800 /* wait to fill 3/8 of the BDMA */
  66. #define ETH_BTxMSL100 0x02000 /* wait to fill 4/8 of the BDMA */
  67. #define ETH_BTxMSL101 0x02800 /* wait to fill 5/8 of the BDMA */
  68. #define ETH_BTxMSL110 0x03000 /* wait to fill 6/8 of the BDMA */
  69. #define ETH_BTxMSL111 0x03800 /* wait to fill 7/8 of the BDMA */
  70. #define ETH_BTxEn 0x04000 /* BDMA Tx Enable */
  71. #define ETH_BTxRS 0x08000 /* BDMA Tx Reset */
  72. /* BDMA Status Register */
  73. #define ETH_S_BRxRDF 0x00001 /* BDMA Rx Done Every Received Frame */
  74. #define ETH_S_BRxNL 0x00002 /* BDMA Rx NULL List */
  75. #define ETH_S_BRxNO 0x00004 /* BDMA Rx Not Owner */
  76. #define ETH_S_BRxMSO 0x00008 /* BDMA Rx Maximum Size Over */
  77. #define ETH_S_BRxEmpty 0x00010 /* BDMA Rx Buffer Empty */
  78. #define ETH_S_BRxSEarly 0x00020 /* Early Notify */
  79. #define ETH_S_BRxFRF 0x00080 /* One more frame data in BDMA receive buffer */
  80. #define ETH_S_BTxCCP 0x10000 /* BDMA Tx Complete to send Control Packet */
  81. #define ETH_S_BTxNL 0x20000 /* BDMA Tx Null List */
  82. #define ETH_S_BTxNO 0x40000 /* BDMA Tx Not Owner */
  83. #define ETH_S_BTxEmpty 0x100000 /* BDMA Tx Buffer Empty */
  84. /* MAC Control Register */
  85. #define ETH_HaltReg 0x0001 /* stop transmission and reception */
  86. /* after completion of any current packets */
  87. #define ETH_HaltImm 0x0002 /* Stop transmission and reception immediately */
  88. #define ETH_SwReset 0x0004 /* reset all Ethernet controller state machines */
  89. /* and FIFOs */
  90. #define ETH_FullDup 0x0008 /* allow transmission to begin while reception */
  91. /* is occurring */
  92. #define ETH_MACLoop 0x0010 /* MAC loopback */
  93. #define ETH_ConnM00 0x0000 /* Automatic-default */
  94. #define ETH_ConnM01 0x0020 /* Force 10Mbits endec */
  95. #define ETH_ConnM10 0x0040 /* Force MII (rate determined by MII clock */
  96. #define ETH_MIIOFF 0x0040 /* Force MII (rate determined by MII clock */
  97. #define ETH_Loop10 0x0080 /* Loop 10Mbps */
  98. #define ETH_MissRoll 0x0400 /* Missed error counter rolled over */
  99. #define ETH_MDCOFF 0x1000 /* MII Station Management Clock Off */
  100. #define ETH_EnMissRoll 0x2000 /* Interrupt when missed error counter rolls */
  101. /* over */
  102. #define ETH_Link10 0x8000 /* Link status 10Mbps */
  103. /* CAM control register(CAMCON) */
  104. #define ETH_StationAcc 0x0001 /* Accept any packet with a unicast station */
  105. /* address */
  106. #define ETH_GroupAcc 0x0002 /* Accept any packet with multicast-group */
  107. /* station address */
  108. #define ETH_BroadAcc 0x0004 /* Accept any packet with a broadcast station */
  109. /* address */
  110. #define ETH_NegCAM 0x0008 /* 0: Accept packets CAM recognizes, */
  111. /* reject others */
  112. /* 1: reject packets CAM recognizes, */
  113. /* accept others */
  114. #define ETH_CompEn 0x0010 /* Compare Enable mode */
  115. /* Transmit Control Register(MACTXCON) */
  116. #define ETH_TxEn 0x0001 /* transmit Enable */
  117. #define ETH_TxHalt 0x0002 /* Transmit Halt Request */
  118. #define ETH_NoPad 0x0004 /* suppress Padding */
  119. #define ETH_NoCRC 0x0008 /* Suppress CRC */
  120. #define ETH_FBack 0x0010 /* Fast Back-off */
  121. #define ETH_NoDef 0x0020 /* Disable the defer counter */
  122. #define ETH_SdPause 0x0040 /* Send Pause */
  123. #define ETH_MII10En 0x0080 /* MII 10Mbps mode enable */
  124. #define ETH_EnUnder 0x0100 /* Enable Underrun */
  125. #define ETH_EnDefer 0x0200 /* Enable Deferral */
  126. #define ETH_EnNCarr 0x0400 /* Enable No Carrier */
  127. #define ETH_EnExColl 0x0800 /* interrupt if 16 collision occur */
  128. /* in the same packet */
  129. #define ETH_EnLateColl 0x1000 /* interrupt if collision occurs after */
  130. /* 512 bit times(64 bytes times) */
  131. #define ETH_EnTxPar 0x2000 /* interrupt if the MAC transmit FIFO */
  132. /* has a parity error */
  133. #define ETH_EnComp 0x4000 /* interrupt when the MAC transmits or */
  134. /* discards one packet */
  135. /* Transmit Status Register(MACTXSTAT) */
  136. #define ETH_ExColl 0x0010 /* Excessive collision */
  137. #define ETH_TxDeffered 0x0020 /* set if 16 collisions occur for same packet */
  138. #define ETH_Paused 0x0040 /* packet waited because of pause during */
  139. /* transmission */
  140. #define ETH_IntTx 0x0080 /* set if transmission of packet causes an */
  141. /* interrupt condiftion */
  142. #define ETH_Under 0x0100 /* MAC transmit FIFO becomes empty during */
  143. /* transmission */
  144. #define ETH_Defer 0x0200 /* MAC defers for MAC deferral */
  145. #define ETH_NCarr 0x0400 /* No carrier sense detected during the */
  146. /* transmission of a packet */
  147. #define ETH_SQE 0x0800 /* Signal Quality Error */
  148. #define ETH_LateColl 0x1000 /* a collision occures after 512 bit times */
  149. #define ETH_TxPar 0x2000 /* MAC transmit FIFO has detected a parity error */
  150. #define ETH_Comp 0x4000 /* MAC transmit or discards one packet */
  151. #define ETH_TxHalted 0x8000 /* Transmission was halted by clearing */
  152. /* TxEn or Halt immedite */
  153. /* Receive Control Register (MACRXCON) */
  154. #define ETH_RxEn 0x0001
  155. #define ETH_RxHalt 0x0002
  156. #define ETH_LongEn 0x0004
  157. #define ETH_ShortEn 0x0008
  158. #define ETH_StripCRC 0x0010
  159. #define ETH_PassCtl 0x0020
  160. #define ETH_IgnoreCRC 0x0040
  161. #define ETH_EnAlign 0x0100
  162. #define ETH_EnCRCErr 0x0200
  163. #define ETH_EnOver 0x0400
  164. #define ETH_EnLongErr 0x0800
  165. #define ETH_EnRxPar 0x2000
  166. #define ETH_EnGood 0x4000
  167. /* Receive Status Register(MACRXSTAT) */
  168. #define ETH_MCtlRecd 0x0020
  169. #define ETH_MIntRx 0x0040
  170. #define ETH_MRx10Stat 0x0080
  171. #define ETH_MAllignErr 0x0100
  172. #define ETH_MCRCErr 0x0200
  173. #define ETH_MOverflow 0x0400
  174. #define ETH_MLongErr 0x0800
  175. #define ETH_MRxPar 0x2000
  176. #define ETH_MRxGood 0x4000
  177. #define ETH_MRxHalted 0x8000
  178. /* type of ethernet packets */
  179. #define ETH_TYPE_ARP (0x0806)
  180. #define ETH_TYPE_IP (0x0800)
  181. #define ETH_HDR_SIZE (14)
  182. /* bit field for frame data pointer word */
  183. typedef struct __BF_FrameDataPtr {
  184. u32 dataPtr:31;
  185. u32 owner: 1;
  186. } BF_FrameDataPtr;
  187. typedef union _FrameDataPtr {
  188. u32 ui;
  189. BF_FrameDataPtr bf;
  190. } FrameDataPtr;
  191. typedef struct __BF_TX_Options {
  192. u32 no_padding: 1;
  193. u32 no_crc: 1;
  194. u32 macTxIrqEnbl: 1;
  195. u32 littleEndian: 1;
  196. u32 frameDataDir: 1;
  197. u32 widgetAlign: 2;
  198. u32 reserved:25;
  199. } BF_TX_Options;
  200. typedef union _TX_Options {
  201. u32 ui;
  202. BF_TX_Options bf;
  203. } TX_Options;
  204. typedef struct __BF_RX_Status {
  205. u32 len:16; /* frame length */
  206. u32 reserved1: 3;
  207. u32 overMax: 1;
  208. u32 reserved2: 1;
  209. u32 ctrlRcv: 1;
  210. u32 intRx: 1;
  211. u32 rx10stat: 1;
  212. u32 alignErr: 1;
  213. u32 crcErr: 1;
  214. u32 overFlow: 1;
  215. u32 longErr: 1;
  216. u32 reserved3: 1;
  217. u32 parityErr: 1;
  218. u32 good: 1;
  219. u32 halted: 1;
  220. } BF_RX_Status;
  221. typedef union _RX_Status {
  222. u32 ui;
  223. BF_RX_Status bf;
  224. } RX_Status;
  225. typedef struct __BF_TX_Status {
  226. u32 len:16; /* frame length */
  227. u32 txCollCnt: 4;
  228. u32 exColl: 1;
  229. u32 txDefer: 1;
  230. u32 paused: 1;
  231. u32 intTx: 1;
  232. u32 underRun: 1;
  233. u32 defer: 1;
  234. u32 noCarrier: 1;
  235. u32 SQErr: 1;
  236. u32 lateColl: 1;
  237. u32 parityErr: 1;
  238. u32 complete: 1;
  239. u32 halted: 1;
  240. } BF_TX_Status;
  241. typedef union _TX_Status {
  242. u32 ui;
  243. BF_TX_Status bf;
  244. } TX_Status;
  245. /* TX descriptor structure */
  246. typedef struct __TX_FrameDescriptor {
  247. volatile FrameDataPtr m_frameDataPtr;
  248. TX_Options m_opt;
  249. volatile TX_Status m_status;
  250. struct __TX_FrameDescriptor *m_nextFD;
  251. } TX_FrameDescriptor;
  252. /* RX descriptor structure */
  253. typedef struct __RX_FrameDescriptor {
  254. volatile FrameDataPtr m_frameDataPtr;
  255. u32 m_reserved;
  256. volatile RX_Status m_status;
  257. struct __RX_FrameDescriptor *m_nextFD;
  258. } RX_FrameDescriptor;
  259. /* MAC Frame Structure */
  260. struct __MACFrame {
  261. u8 m_dstAddr[6];
  262. u8 m_srcAddr[6];
  263. u16 m_lengthOrType;
  264. u8 m_payload[1506];
  265. } __attribute__ ((packed));
  266. typedef struct __MACFrame MACFrame;
  267. /* Ethernet Control block */
  268. typedef struct __ETH {
  269. TX_FrameDescriptor *m_curTX_FD; /* pointer to current TX frame descriptor */
  270. TX_FrameDescriptor *m_baseTX_FD; /* pointer to base TX frame descriptor */
  271. RX_FrameDescriptor *m_curRX_FD; /* pointer to current RX frame descriptor */
  272. RX_FrameDescriptor *m_baseRX_FD; /* pointer to base RX frame descriptor */
  273. u8 m_mac[6]; /* pointer to our MAC address */
  274. } ETH;
  275. #endif