ax88180.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * ax88180: ASIX AX88180 Non-PCI Gigabit Ethernet u-boot driver
  3. *
  4. * This program is free software; you can distribute it and/or modify
  5. * it under the terms of the GNU General Public License (Version 2) as
  6. * published by the Free Software Foundation.
  7. * This program is distributed in the hope it will be useful, but
  8. * WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  10. * See the GNU General Public License for more details.
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307,
  14. * USA.
  15. */
  16. /*
  17. * ========================================================================
  18. * ASIX AX88180 Non-PCI 16/32-bit Gigabit Ethernet Linux Driver
  19. *
  20. * The AX88180 Ethernet controller is a high performance and highly
  21. * integrated local CPU bus Ethernet controller with embedded 40K bytes
  22. * SRAM and supports both 16-bit and 32-bit SRAM-Like interfaces for any
  23. * embedded systems.
  24. * The AX88180 is a single chip 10/100/1000Mbps Gigabit Ethernet
  25. * controller that supports both MII and RGMII interfaces and is
  26. * compliant to IEEE 802.3, IEEE 802.3u and IEEE 802.3z standards.
  27. *
  28. * Please visit ASIX's web site (http://www.asix.com.tw) for more
  29. * details.
  30. *
  31. * Module Name : ax88180.c
  32. * Date : 2008-07-07
  33. * History
  34. * 09/06/2006 : New release for AX88180 US2 chip.
  35. * 07/07/2008 : Fix up the coding style and using inline functions
  36. * instead of macros
  37. * ========================================================================
  38. */
  39. #include <common.h>
  40. #include <command.h>
  41. #include <net.h>
  42. #include <malloc.h>
  43. #include "ax88180.h"
  44. /*
  45. * ===========================================================================
  46. * Local SubProgram Declaration
  47. * ===========================================================================
  48. */
  49. static void ax88180_rx_handler (struct eth_device *dev);
  50. static int ax88180_phy_initial (struct eth_device *dev);
  51. static void ax88180_meidia_config (struct eth_device *dev);
  52. static unsigned long get_CicadaPHY_meida_mode (struct eth_device *dev);
  53. static unsigned long get_MarvellPHY_meida_mode (struct eth_device *dev);
  54. static unsigned short ax88180_mdio_read (struct eth_device *dev,
  55. unsigned long regaddr);
  56. static void ax88180_mdio_write (struct eth_device *dev,
  57. unsigned long regaddr, unsigned short regdata);
  58. /*
  59. * ===========================================================================
  60. * Local SubProgram Bodies
  61. * ===========================================================================
  62. */
  63. static int ax88180_mdio_check_complete (struct eth_device *dev)
  64. {
  65. int us_cnt = 10000;
  66. unsigned short tmpval;
  67. /* MDIO read/write should not take more than 10 ms */
  68. while (--us_cnt) {
  69. tmpval = INW (dev, MDIOCTRL);
  70. if (((tmpval & READ_PHY) == 0) && ((tmpval & WRITE_PHY) == 0))
  71. break;
  72. }
  73. return us_cnt;
  74. }
  75. static unsigned short
  76. ax88180_mdio_read (struct eth_device *dev, unsigned long regaddr)
  77. {
  78. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  79. unsigned long tmpval = 0;
  80. OUTW (dev, (READ_PHY | (regaddr << 8) | priv->PhyAddr), MDIOCTRL);
  81. if (ax88180_mdio_check_complete (dev))
  82. tmpval = INW (dev, MDIODP);
  83. else
  84. printf ("Failed to read PHY register!\n");
  85. return (unsigned short)(tmpval & 0xFFFF);
  86. }
  87. static void
  88. ax88180_mdio_write (struct eth_device *dev, unsigned long regaddr,
  89. unsigned short regdata)
  90. {
  91. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  92. OUTW (dev, regdata, MDIODP);
  93. OUTW (dev, (WRITE_PHY | (regaddr << 8) | priv->PhyAddr), MDIOCTRL);
  94. if (!ax88180_mdio_check_complete (dev))
  95. printf ("Failed to write PHY register!\n");
  96. }
  97. static int ax88180_phy_reset (struct eth_device *dev)
  98. {
  99. unsigned short delay_cnt = 500;
  100. ax88180_mdio_write (dev, BMCR, (PHY_RESET | AUTONEG_EN));
  101. /* Wait for the reset to complete, or time out (500 ms) */
  102. while (ax88180_mdio_read (dev, BMCR) & PHY_RESET) {
  103. udelay (1000);
  104. if (--delay_cnt == 0) {
  105. printf ("Failed to reset PHY!\n");
  106. return -1;
  107. }
  108. }
  109. return 0;
  110. }
  111. static void ax88180_mac_reset (struct eth_device *dev)
  112. {
  113. unsigned long tmpval;
  114. unsigned char i;
  115. struct {
  116. unsigned short offset, value;
  117. } program_seq[] = {
  118. {
  119. MISC, MISC_NORMAL}, {
  120. RXINDICATOR, DEFAULT_RXINDICATOR}, {
  121. TXCMD, DEFAULT_TXCMD}, {
  122. TXBS, DEFAULT_TXBS}, {
  123. TXDES0, DEFAULT_TXDES0}, {
  124. TXDES1, DEFAULT_TXDES1}, {
  125. TXDES2, DEFAULT_TXDES2}, {
  126. TXDES3, DEFAULT_TXDES3}, {
  127. TXCFG, DEFAULT_TXCFG}, {
  128. MACCFG2, DEFAULT_MACCFG2}, {
  129. MACCFG3, DEFAULT_MACCFG3}, {
  130. TXLEN, DEFAULT_TXLEN}, {
  131. RXBTHD0, DEFAULT_RXBTHD0}, {
  132. RXBTHD1, DEFAULT_RXBTHD1}, {
  133. RXFULTHD, DEFAULT_RXFULTHD}, {
  134. DOGTHD0, DEFAULT_DOGTHD0}, {
  135. DOGTHD1, DEFAULT_DOGTHD1},};
  136. OUTW (dev, MISC_RESET_MAC, MISC);
  137. tmpval = INW (dev, MISC);
  138. for (i = 0; i < (sizeof (program_seq) / sizeof (program_seq[0])); i++)
  139. OUTW (dev, program_seq[i].value, program_seq[i].offset);
  140. }
  141. static int ax88180_poll_tx_complete (struct eth_device *dev)
  142. {
  143. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  144. unsigned long tmpval, txbs_txdp;
  145. int TimeOutCnt = 10000;
  146. txbs_txdp = 1 << priv->NextTxDesc;
  147. while (TimeOutCnt--) {
  148. tmpval = INW (dev, TXBS);
  149. if ((tmpval & txbs_txdp) == 0)
  150. break;
  151. udelay (100);
  152. }
  153. if (TimeOutCnt)
  154. return 0;
  155. else
  156. return -TimeOutCnt;
  157. }
  158. static void ax88180_rx_handler (struct eth_device *dev)
  159. {
  160. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  161. unsigned long data_size;
  162. unsigned short rxcurt_ptr, rxbound_ptr, next_ptr;
  163. int i;
  164. #if defined (CONFIG_DRIVER_AX88180_16BIT)
  165. unsigned short *rxdata = (unsigned short *)NetRxPackets[0];
  166. #else
  167. unsigned long *rxdata = (unsigned long *)NetRxPackets[0];
  168. #endif
  169. unsigned short count;
  170. rxcurt_ptr = INW (dev, RXCURT);
  171. rxbound_ptr = INW (dev, RXBOUND);
  172. next_ptr = (rxbound_ptr + 1) & RX_PAGE_NUM_MASK;
  173. debug ("ax88180: RX original RXBOUND=0x%04x,"
  174. " RXCURT=0x%04x\n", rxbound_ptr, rxcurt_ptr);
  175. while (next_ptr != rxcurt_ptr) {
  176. OUTW (dev, RX_START_READ, RXINDICATOR);
  177. data_size = READ_RXBUF (dev) & 0xFFFF;
  178. if ((data_size == 0) || (data_size > MAX_RX_SIZE)) {
  179. OUTW (dev, RX_STOP_READ, RXINDICATOR);
  180. ax88180_mac_reset (dev);
  181. printf ("ax88180: Invalid Rx packet length!"
  182. " (len=0x%04lx)\n", data_size);
  183. debug ("ax88180: RX RXBOUND=0x%04x,"
  184. "RXCURT=0x%04x\n", rxbound_ptr, rxcurt_ptr);
  185. return;
  186. }
  187. rxbound_ptr += (((data_size + 0xF) & 0xFFF0) >> 4) + 1;
  188. rxbound_ptr &= RX_PAGE_NUM_MASK;
  189. /* Comput access times */
  190. count = (data_size + priv->PadSize) >> priv->BusWidth;
  191. for (i = 0; i < count; i++) {
  192. *(rxdata + i) = READ_RXBUF (dev);
  193. }
  194. OUTW (dev, RX_STOP_READ, RXINDICATOR);
  195. /* Pass the packet up to the protocol layers. */
  196. NetReceive (NetRxPackets[0], data_size);
  197. OUTW (dev, rxbound_ptr, RXBOUND);
  198. rxcurt_ptr = INW (dev, RXCURT);
  199. rxbound_ptr = INW (dev, RXBOUND);
  200. next_ptr = (rxbound_ptr + 1) & RX_PAGE_NUM_MASK;
  201. debug ("ax88180: RX updated RXBOUND=0x%04x,"
  202. "RXCURT=0x%04x\n", rxbound_ptr, rxcurt_ptr);
  203. }
  204. return;
  205. }
  206. static int ax88180_phy_initial (struct eth_device *dev)
  207. {
  208. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  209. unsigned long tmp_regval;
  210. /* Check avaliable PHY chipset */
  211. priv->PhyAddr = MARVELL_88E1111_PHYADDR;
  212. priv->PhyID0 = ax88180_mdio_read (dev, PHYIDR0);
  213. if (priv->PhyID0 == MARVELL_88E1111_PHYIDR0) {
  214. debug ("ax88180: Found Marvell 88E1111 PHY."
  215. " (PHY Addr=0x%x)\n", priv->PhyAddr);
  216. tmp_regval = ax88180_mdio_read (dev, M88_EXT_SSR);
  217. if ((tmp_regval & HWCFG_MODE_MASK) == RGMII_COPPER_MODE) {
  218. ax88180_mdio_write (dev, M88_EXT_SCR, DEFAULT_EXT_SCR);
  219. if (ax88180_phy_reset (dev) < 0)
  220. return 0;
  221. ax88180_mdio_write (dev, M88_IER, LINK_CHANGE_INT);
  222. }
  223. } else {
  224. priv->PhyAddr = CICADA_CIS8201_PHYADDR;
  225. priv->PhyID0 = ax88180_mdio_read (dev, PHYIDR0);
  226. if (priv->PhyID0 == CICADA_CIS8201_PHYIDR0) {
  227. debug ("ax88180: Found CICADA CIS8201 PHY"
  228. " chipset. (PHY Addr=0x%x)\n", priv->PhyAddr);
  229. ax88180_mdio_write (dev, CIS_IMR,
  230. (CIS_INT_ENABLE | LINK_CHANGE_INT));
  231. /* Set CIS_SMI_PRIORITY bit before force the media mode */
  232. tmp_regval =
  233. ax88180_mdio_read (dev, CIS_AUX_CTRL_STATUS);
  234. tmp_regval &= ~CIS_SMI_PRIORITY;
  235. ax88180_mdio_write (dev, CIS_AUX_CTRL_STATUS,
  236. tmp_regval);
  237. } else {
  238. printf ("ax88180: Unknown PHY chipset!!\n");
  239. return 0;
  240. }
  241. }
  242. return 1;
  243. }
  244. static void ax88180_meidia_config (struct eth_device *dev)
  245. {
  246. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  247. unsigned long bmcr_val, bmsr_val;
  248. unsigned long rxcfg_val, maccfg0_val, maccfg1_val;
  249. unsigned long RealMediaMode;
  250. int i;
  251. /* Waiting 2 seconds for PHY link stable */
  252. for (i = 0; i < 20000; i++) {
  253. bmsr_val = ax88180_mdio_read (dev, BMSR);
  254. if (bmsr_val & LINKOK) {
  255. break;
  256. }
  257. udelay (100);
  258. }
  259. bmsr_val = ax88180_mdio_read (dev, BMSR);
  260. debug ("ax88180: BMSR=0x%04x\n", (unsigned int)bmsr_val);
  261. if (bmsr_val & LINKOK) {
  262. bmcr_val = ax88180_mdio_read (dev, BMCR);
  263. if (bmcr_val & AUTONEG_EN) {
  264. /*
  265. * Waiting for Auto-negotiation completion, this may
  266. * take up to 5 seconds.
  267. */
  268. debug ("ax88180: Auto-negotiation is "
  269. "enabled. Waiting for NWay completion..\n");
  270. for (i = 0; i < 50000; i++) {
  271. bmsr_val = ax88180_mdio_read (dev, BMSR);
  272. if (bmsr_val & AUTONEG_COMPLETE) {
  273. break;
  274. }
  275. udelay (100);
  276. }
  277. } else
  278. debug ("ax88180: Auto-negotiation is disabled.\n");
  279. debug ("ax88180: BMCR=0x%04x, BMSR=0x%04x\n",
  280. (unsigned int)bmcr_val, (unsigned int)bmsr_val);
  281. /* Get real media mode here */
  282. if (priv->PhyID0 == MARVELL_88E1111_PHYIDR0) {
  283. RealMediaMode = get_MarvellPHY_meida_mode (dev);
  284. } else if (priv->PhyID0 == CICADA_CIS8201_PHYIDR0) {
  285. RealMediaMode = get_CicadaPHY_meida_mode (dev);
  286. } else {
  287. RealMediaMode = MEDIA_1000FULL;
  288. }
  289. priv->LinkState = INS_LINK_UP;
  290. switch (RealMediaMode) {
  291. case MEDIA_1000FULL:
  292. debug ("ax88180: 1000Mbps Full-duplex mode.\n");
  293. rxcfg_val = RXFLOW_ENABLE | DEFAULT_RXCFG;
  294. maccfg0_val = TXFLOW_ENABLE | DEFAULT_MACCFG0;
  295. maccfg1_val = GIGA_MODE_EN | RXFLOW_EN |
  296. FULLDUPLEX | DEFAULT_MACCFG1;
  297. break;
  298. case MEDIA_1000HALF:
  299. debug ("ax88180: 1000Mbps Half-duplex mode.\n");
  300. rxcfg_val = DEFAULT_RXCFG;
  301. maccfg0_val = DEFAULT_MACCFG0;
  302. maccfg1_val = GIGA_MODE_EN | DEFAULT_MACCFG1;
  303. break;
  304. case MEDIA_100FULL:
  305. debug ("ax88180: 100Mbps Full-duplex mode.\n");
  306. rxcfg_val = RXFLOW_ENABLE | DEFAULT_RXCFG;
  307. maccfg0_val = SPEED100 | TXFLOW_ENABLE
  308. | DEFAULT_MACCFG0;
  309. maccfg1_val = RXFLOW_EN | FULLDUPLEX | DEFAULT_MACCFG1;
  310. break;
  311. case MEDIA_100HALF:
  312. debug ("ax88180: 100Mbps Half-duplex mode.\n");
  313. rxcfg_val = DEFAULT_RXCFG;
  314. maccfg0_val = SPEED100 | DEFAULT_MACCFG0;
  315. maccfg1_val = DEFAULT_MACCFG1;
  316. break;
  317. case MEDIA_10FULL:
  318. debug ("ax88180: 10Mbps Full-duplex mode.\n");
  319. rxcfg_val = RXFLOW_ENABLE | DEFAULT_RXCFG;
  320. maccfg0_val = TXFLOW_ENABLE | DEFAULT_MACCFG0;
  321. maccfg1_val = RXFLOW_EN | FULLDUPLEX | DEFAULT_MACCFG1;
  322. break;
  323. case MEDIA_10HALF:
  324. debug ("ax88180: 10Mbps Half-duplex mode.\n");
  325. rxcfg_val = DEFAULT_RXCFG;
  326. maccfg0_val = DEFAULT_MACCFG0;
  327. maccfg1_val = DEFAULT_MACCFG1;
  328. break;
  329. default:
  330. debug ("ax88180: Unknow media mode.\n");
  331. rxcfg_val = DEFAULT_RXCFG;
  332. maccfg0_val = DEFAULT_MACCFG0;
  333. maccfg1_val = DEFAULT_MACCFG1;
  334. priv->LinkState = INS_LINK_DOWN;
  335. break;
  336. }
  337. } else {
  338. rxcfg_val = DEFAULT_RXCFG;
  339. maccfg0_val = DEFAULT_MACCFG0;
  340. maccfg1_val = DEFAULT_MACCFG1;
  341. priv->LinkState = INS_LINK_DOWN;
  342. }
  343. OUTW (dev, rxcfg_val, RXCFG);
  344. OUTW (dev, maccfg0_val, MACCFG0);
  345. OUTW (dev, maccfg1_val, MACCFG1);
  346. return;
  347. }
  348. static unsigned long get_MarvellPHY_meida_mode (struct eth_device *dev)
  349. {
  350. unsigned long m88_ssr;
  351. unsigned long MediaMode;
  352. m88_ssr = ax88180_mdio_read (dev, M88_SSR);
  353. switch (m88_ssr & SSR_MEDIA_MASK) {
  354. case SSR_1000FULL:
  355. MediaMode = MEDIA_1000FULL;
  356. break;
  357. case SSR_1000HALF:
  358. MediaMode = MEDIA_1000HALF;
  359. break;
  360. case SSR_100FULL:
  361. MediaMode = MEDIA_100FULL;
  362. break;
  363. case SSR_100HALF:
  364. MediaMode = MEDIA_100HALF;
  365. break;
  366. case SSR_10FULL:
  367. MediaMode = MEDIA_10FULL;
  368. break;
  369. case SSR_10HALF:
  370. MediaMode = MEDIA_10HALF;
  371. break;
  372. default:
  373. MediaMode = MEDIA_UNKNOWN;
  374. break;
  375. }
  376. return MediaMode;
  377. }
  378. static unsigned long get_CicadaPHY_meida_mode (struct eth_device *dev)
  379. {
  380. unsigned long tmp_regval;
  381. unsigned long MediaMode;
  382. tmp_regval = ax88180_mdio_read (dev, CIS_AUX_CTRL_STATUS);
  383. switch (tmp_regval & CIS_MEDIA_MASK) {
  384. case CIS_1000FULL:
  385. MediaMode = MEDIA_1000FULL;
  386. break;
  387. case CIS_1000HALF:
  388. MediaMode = MEDIA_1000HALF;
  389. break;
  390. case CIS_100FULL:
  391. MediaMode = MEDIA_100FULL;
  392. break;
  393. case CIS_100HALF:
  394. MediaMode = MEDIA_100HALF;
  395. break;
  396. case CIS_10FULL:
  397. MediaMode = MEDIA_10FULL;
  398. break;
  399. case CIS_10HALF:
  400. MediaMode = MEDIA_10HALF;
  401. break;
  402. default:
  403. MediaMode = MEDIA_UNKNOWN;
  404. break;
  405. }
  406. return MediaMode;
  407. }
  408. static void ax88180_halt (struct eth_device *dev)
  409. {
  410. /* Disable AX88180 TX/RX functions */
  411. OUTW (dev, WAKEMOD, CMD);
  412. }
  413. static int ax88180_init (struct eth_device *dev, bd_t * bd)
  414. {
  415. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  416. unsigned short tmp_regval;
  417. ax88180_mac_reset (dev);
  418. /* Disable interrupt */
  419. OUTW (dev, CLEAR_IMR, IMR);
  420. /* Disable AX88180 TX/RX functions */
  421. OUTW (dev, WAKEMOD, CMD);
  422. /* Fill the MAC address */
  423. tmp_regval =
  424. dev->enetaddr[0] | (((unsigned short)dev->enetaddr[1]) << 8);
  425. OUTW (dev, tmp_regval, MACID0);
  426. tmp_regval =
  427. dev->enetaddr[2] | (((unsigned short)dev->enetaddr[3]) << 8);
  428. OUTW (dev, tmp_regval, MACID1);
  429. tmp_regval =
  430. dev->enetaddr[4] | (((unsigned short)dev->enetaddr[5]) << 8);
  431. OUTW (dev, tmp_regval, MACID2);
  432. ax88180_meidia_config (dev);
  433. OUTW (dev, DEFAULT_RXFILTER, RXFILTER);
  434. /* Initial variables here */
  435. priv->FirstTxDesc = TXDP0;
  436. priv->NextTxDesc = TXDP0;
  437. /* Check if there is any invalid interrupt status and clear it. */
  438. OUTW (dev, INW (dev, ISR), ISR);
  439. /* Start AX88180 TX/RX functions */
  440. OUTW (dev, (RXEN | TXEN | WAKEMOD), CMD);
  441. return 0;
  442. }
  443. /* Get a data block via Ethernet */
  444. static int ax88180_recv (struct eth_device *dev)
  445. {
  446. unsigned short ISR_Status;
  447. unsigned short tmp_regval;
  448. /* Read and check interrupt status here. */
  449. ISR_Status = INW (dev, ISR);
  450. while (ISR_Status) {
  451. /* Clear the interrupt status */
  452. OUTW (dev, ISR_Status, ISR);
  453. debug ("\nax88180: The interrupt status = 0x%04x\n",
  454. ISR_Status);
  455. if (ISR_Status & ISR_PHY) {
  456. /* Read ISR register once to clear PHY interrupt bit */
  457. tmp_regval = ax88180_mdio_read (dev, M88_ISR);
  458. ax88180_meidia_config (dev);
  459. }
  460. if ((ISR_Status & ISR_RX) || (ISR_Status & ISR_RXBUFFOVR)) {
  461. ax88180_rx_handler (dev);
  462. }
  463. /* Read and check interrupt status again */
  464. ISR_Status = INW (dev, ISR);
  465. }
  466. return 0;
  467. }
  468. /* Send a data block via Ethernet. */
  469. static int
  470. ax88180_send (struct eth_device *dev, volatile void *packet, int length)
  471. {
  472. struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
  473. unsigned short TXDES_addr;
  474. unsigned short txcmd_txdp, txbs_txdp;
  475. unsigned short tmp_data;
  476. int i;
  477. #if defined (CONFIG_DRIVER_AX88180_16BIT)
  478. volatile unsigned short *txdata = (volatile unsigned short *)packet;
  479. #else
  480. volatile unsigned long *txdata = (volatile unsigned long *)packet;
  481. #endif
  482. unsigned short count;
  483. if (priv->LinkState != INS_LINK_UP) {
  484. return 0;
  485. }
  486. priv->FirstTxDesc = priv->NextTxDesc;
  487. txbs_txdp = 1 << priv->FirstTxDesc;
  488. debug ("ax88180: TXDP%d is available\n", priv->FirstTxDesc);
  489. txcmd_txdp = priv->FirstTxDesc << 13;
  490. TXDES_addr = TXDES0 + (priv->FirstTxDesc << 2);
  491. OUTW (dev, (txcmd_txdp | length | TX_START_WRITE), TXCMD);
  492. /* Comput access times */
  493. count = (length + priv->PadSize) >> priv->BusWidth;
  494. for (i = 0; i < count; i++) {
  495. WRITE_TXBUF (dev, *(txdata + i));
  496. }
  497. OUTW (dev, txcmd_txdp | length, TXCMD);
  498. OUTW (dev, txbs_txdp, TXBS);
  499. OUTW (dev, (TXDPx_ENABLE | length), TXDES_addr);
  500. priv->NextTxDesc = (priv->NextTxDesc + 1) & TXDP_MASK;
  501. /*
  502. * Check the available transmit descriptor, if we had exhausted all
  503. * transmit descriptor ,then we have to wait for at least one free
  504. * descriptor
  505. */
  506. txbs_txdp = 1 << priv->NextTxDesc;
  507. tmp_data = INW (dev, TXBS);
  508. if (tmp_data & txbs_txdp) {
  509. if (ax88180_poll_tx_complete (dev) < 0) {
  510. ax88180_mac_reset (dev);
  511. priv->FirstTxDesc = TXDP0;
  512. priv->NextTxDesc = TXDP0;
  513. printf ("ax88180: Transmit time out occurred!\n");
  514. }
  515. }
  516. return 0;
  517. }
  518. static void ax88180_read_mac_addr (struct eth_device *dev)
  519. {
  520. unsigned short macid0_val, macid1_val, macid2_val;
  521. unsigned short tmp_regval;
  522. unsigned short i;
  523. /* Reload MAC address from EEPROM */
  524. OUTW (dev, RELOAD_EEPROM, PROMCTRL);
  525. /* Waiting for reload eeprom completion */
  526. for (i = 0; i < 500; i++) {
  527. tmp_regval = INW (dev, PROMCTRL);
  528. if ((tmp_regval & RELOAD_EEPROM) == 0)
  529. break;
  530. udelay (1000);
  531. }
  532. /* Get MAC addresses */
  533. macid0_val = INW (dev, MACID0);
  534. macid1_val = INW (dev, MACID1);
  535. macid2_val = INW (dev, MACID2);
  536. if (((macid0_val | macid1_val | macid2_val) != 0) &&
  537. ((macid0_val & 0x01) == 0)) {
  538. dev->enetaddr[0] = (unsigned char)macid0_val;
  539. dev->enetaddr[1] = (unsigned char)(macid0_val >> 8);
  540. dev->enetaddr[2] = (unsigned char)macid1_val;
  541. dev->enetaddr[3] = (unsigned char)(macid1_val >> 8);
  542. dev->enetaddr[4] = (unsigned char)macid2_val;
  543. dev->enetaddr[5] = (unsigned char)(macid2_val >> 8);
  544. }
  545. }
  546. /*
  547. ===========================================================================
  548. <<<<<< Exported SubProgram Bodies >>>>>>
  549. ===========================================================================
  550. */
  551. int ax88180_initialize (bd_t * bis)
  552. {
  553. struct eth_device *dev;
  554. struct ax88180_private *priv;
  555. dev = (struct eth_device *)malloc (sizeof *dev);
  556. if (NULL == dev)
  557. return 0;
  558. memset (dev, 0, sizeof *dev);
  559. priv = (struct ax88180_private *)malloc (sizeof (*priv));
  560. if (NULL == priv)
  561. return 0;
  562. memset (priv, 0, sizeof *priv);
  563. sprintf (dev->name, "ax88180");
  564. dev->iobase = AX88180_BASE;
  565. dev->priv = priv;
  566. dev->init = ax88180_init;
  567. dev->halt = ax88180_halt;
  568. dev->send = ax88180_send;
  569. dev->recv = ax88180_recv;
  570. priv->BusWidth = BUS_WIDTH_32;
  571. priv->PadSize = 3;
  572. #if defined (CONFIG_DRIVER_AX88180_16BIT)
  573. OUTW (dev, (START_BASE >> 8), BASE);
  574. OUTW (dev, DECODE_EN, DECODE);
  575. priv->BusWidth = BUS_WIDTH_16;
  576. priv->PadSize = 1;
  577. #endif
  578. ax88180_mac_reset (dev);
  579. /* Disable interrupt */
  580. OUTW (dev, CLEAR_IMR, IMR);
  581. /* Disable AX88180 TX/RX functions */
  582. OUTW (dev, WAKEMOD, CMD);
  583. ax88180_read_mac_addr (dev);
  584. eth_register (dev);
  585. return ax88180_phy_initial (dev);
  586. }