xupv2p.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * (C) Copyright 2007 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. #include "../board/xilinx/xupv2p/xparameters.h"
  27. #define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
  28. #define CONFIG_XUPV2P 1
  29. /* uart */
  30. #define CONFIG_XILINX_UARTLITE
  31. #define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
  32. #define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
  33. #define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
  34. /*
  35. * setting reset address
  36. *
  37. * TEXT_BASE is set to place, where the U-BOOT run in RAM, but
  38. * if you want to store U-BOOT in flash, set CFG_RESET_ADDRESS
  39. * to FLASH memory and after loading bitstream jump to FLASH.
  40. * U-BOOT auto-relocate to TEXT_BASE. After RESET command Microblaze
  41. * jump to CFG_RESET_ADDRESS where is the original U-BOOT code.
  42. */
  43. /* #define CFG_RESET_ADDRESS 0x36000000 */
  44. /* ethernet */
  45. #ifdef XILINX_EMAC_BASEADDR
  46. #define CONFIG_XILINX_EMAC 1
  47. #else
  48. #ifdef XILINX_EMACLITE_BASEADDR
  49. #define CONFIG_XILINX_EMACLITE 1
  50. #endif
  51. #endif
  52. #undef ET_DEBUG
  53. /* gpio */
  54. #ifdef XILINX_GPIO_BASEADDR
  55. #define CFG_GPIO_0 1
  56. #define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
  57. #endif
  58. /* interrupt controller */
  59. #define CFG_INTC_0 1
  60. #define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
  61. #define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
  62. /* timer */
  63. #define CFG_TIMER_0 1
  64. #define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
  65. #define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
  66. #define FREQUENCE XILINX_CLOCK_FREQ
  67. #define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
  68. #define CONFIG_XILINX_CLOCK_FREQ XILINX_CLOCK_FREQ
  69. /*
  70. * memory layout - Example
  71. * TEXT_BASE = 0x3600_0000;
  72. * CFG_SRAM_BASE = 0x3000_0000;
  73. * CFG_SRAM_SIZE = 0x1000_0000;
  74. *
  75. * CFG_GBL_DATA_OFFSET = 0x3000_0000 + 0x1000_0000 - 0x1000 = 0x3FFF_F000
  76. * CFG_MONITOR_BASE = 0x3FFF_F000 - 0x40000 = 0x3FFB_F000
  77. * CFG_MALLOC_BASE = 0x3FFB_F000 - 0x40000 = 0x3FF7_F000
  78. *
  79. * 0x3000_0000 CFG_SDRAM_BASE
  80. * FREE
  81. * 0x3600_0000 TEXT_BASE
  82. * U-BOOT code
  83. * 0x3602_0000
  84. * FREE
  85. *
  86. * STACK
  87. * 0x3FF7_F000 CFG_MALLOC_BASE
  88. * MALLOC_AREA 256kB Alloc
  89. * 0x3FFB_F000 CFG_MONITOR_BASE
  90. * MONITOR_CODE 256kB Env
  91. * 0x3FFF_F000 CFG_GBL_DATA_OFFSET
  92. * GLOBAL_DATA 4kB bd, gd
  93. * 0x4000_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
  94. */
  95. /* ddr sdram - main memory */
  96. #define CFG_SDRAM_BASE XILINX_RAM_START
  97. #define CFG_SDRAM_SIZE XILINX_RAM_SIZE
  98. #define CFG_MEMTEST_START CFG_SDRAM_BASE
  99. #define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
  100. /* global pointer */
  101. #define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
  102. #define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE) /* start of global data */
  103. /* monitor code */
  104. #define SIZE 0x40000
  105. #define CFG_MONITOR_LEN SIZE
  106. #define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
  107. #define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  108. #define CFG_MALLOC_LEN SIZE
  109. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  110. /* stack */
  111. #define CFG_INIT_SP_OFFSET CFG_MALLOC_BASE
  112. #define CFG_NO_FLASH 1
  113. #define CFG_ENV_IS_NOWHERE 1
  114. #define CFG_ENV_SIZE 0x1000
  115. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
  116. /*
  117. * BOOTP options
  118. */
  119. #define CONFIG_BOOTP_BOOTFILESIZE
  120. #define CONFIG_BOOTP_BOOTPATH
  121. #define CONFIG_BOOTP_GATEWAY
  122. #define CONFIG_BOOTP_HOSTNAME
  123. /*
  124. * Command line configuration.
  125. */
  126. #include <config_cmd_default.h>
  127. #undef CONFIG_CMD_FLASH
  128. #undef CONFIG_CMD_IMLS
  129. #define CONFIG_CMD_ASKENV
  130. #define CONFIG_CMD_CACHE
  131. #define CONFIG_CMD_IRQ
  132. #define CONFIG_CMD_PING
  133. #ifdef XILINX_SYSACE_BASEADDR
  134. #define CONFIG_CMD_EXT2
  135. #define CONFIG_CMD_FAT
  136. #endif
  137. /* Miscellaneous configurable options */
  138. #define CFG_PROMPT "U-Boot-mONStR> "
  139. #define CFG_CBSIZE 512 /* size of console buffer */
  140. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
  141. #define CFG_MAXARGS 15 /* max number of command args */
  142. #define CFG_LONGHELP
  143. #define CFG_LOAD_ADDR 0x12000000 /* default load address */
  144. #define CONFIG_BOOTDELAY 30
  145. #define CONFIG_BOOTARGS "root=romfs"
  146. #define CONFIG_HOSTNAME "xupv2p"
  147. #define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
  148. #define CONFIG_IPADDR 192.168.0.3
  149. #define CONFIG_SERVERIP 192.168.0.5
  150. #define CONFIG_GATEWAYIP 192.168.0.1
  151. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  152. /* architecture dependent code */
  153. #define CFG_USR_EXCEP /* user exception */
  154. #define CFG_HZ 1000
  155. #define CONFIG_PREBOOT "echo U-BOOT by mONStR;" \
  156. "base 0;" \
  157. "echo"
  158. /* system ace */
  159. #ifdef XILINX_SYSACE_BASEADDR
  160. #define CONFIG_SYSTEMACE
  161. /* #define DEBUG_SYSTEMACE */
  162. #define SYSTEMACE_CONFIG_FPGA
  163. #define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
  164. #define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
  165. #define CONFIG_DOS_PARTITION
  166. #endif
  167. #endif /* __CONFIG_H */