M5485EVB.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * Configuation settings for the Freescale MCF5485 FireEngine board.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M5485EVB_H
  29. #define _M5485EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF547x_8x /* define processor family */
  35. #define CONFIG_M548x /* define processor type */
  36. #define CONFIG_M5485 /* define processor type */
  37. #undef DEBUG
  38. #define CONFIG_MCFUART
  39. #define CFG_UART_PORT (0)
  40. #define CONFIG_BAUDRATE 115200
  41. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  42. #define CONFIG_HW_WATCHDOG
  43. #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
  44. /* Command line configuration */
  45. #include <config_cmd_default.h>
  46. #define CONFIG_CMD_CACHE
  47. #undef CONFIG_CMD_DATE
  48. #define CONFIG_CMD_ELF
  49. #define CONFIG_CMD_FLASH
  50. #define CONFIG_CMD_I2C
  51. #define CONFIG_CMD_MEMORY
  52. #define CONFIG_CMD_MISC
  53. #define CONFIG_CMD_MII
  54. #define CONFIG_CMD_NET
  55. #define CONFIG_CMD_PCI
  56. #define CONFIG_CMD_PING
  57. #define CONFIG_CMD_REGINFO
  58. #define CONFIG_CMD_USB
  59. #define CONFIG_SLTTMR
  60. #define CONFIG_FSLDMAFEC
  61. #ifdef CONFIG_FSLDMAFEC
  62. # define CONFIG_NET_MULTI 1
  63. # define CONFIG_MII 1
  64. # define CONFIG_HAS_ETH1
  65. # define CFG_DISCOVER_PHY
  66. # define CFG_RX_ETH_BUFFER 32
  67. # define CFG_TX_ETH_BUFFER 48
  68. # define CFG_FAULT_ECHO_LINK_DOWN
  69. # define CFG_FEC0_PINMUX 0
  70. # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE
  71. # define CFG_FEC1_PINMUX 0
  72. # define CFG_FEC1_MIIBASE CFG_FEC0_IOBASE
  73. # define MCFFEC_TOUT_LOOP 50000
  74. /* If CFG_DISCOVER_PHY is not defined - hardcoded */
  75. # ifndef CFG_DISCOVER_PHY
  76. # define FECDUPLEX FULL
  77. # define FECSPEED _100BASET
  78. # else
  79. # ifndef CFG_FAULT_ECHO_LINK_DOWN
  80. # define CFG_FAULT_ECHO_LINK_DOWN
  81. # endif
  82. # endif /* CFG_DISCOVER_PHY */
  83. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  84. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  85. # define CONFIG_IPADDR 192.162.1.2
  86. # define CONFIG_NETMASK 255.255.255.0
  87. # define CONFIG_SERVERIP 192.162.1.1
  88. # define CONFIG_GATEWAYIP 192.162.1.1
  89. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  90. #endif
  91. #ifdef CONFIG_CMD_USB
  92. # define CONFIG_USB_STORAGE
  93. # define CONFIG_DOS_PARTITION
  94. # define CONFIG_USB_OHCI_NEW
  95. # ifndef CONFIG_CMD_PCI
  96. # define CONFIG_CMD_PCI
  97. # endif
  98. /*# define CONFIG_PCI_OHCI*/
  99. # define CFG_USB_OHCI_REGS_BASE 0x80041000
  100. # define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  101. # define CFG_USB_OHCI_SLOT_NAME "isp1561"
  102. # define CFG_OHCI_SWAP_REG_ACCESS
  103. #endif
  104. /* I2C */
  105. #define CONFIG_FSL_I2C
  106. #define CONFIG_HARD_I2C /* I2C with hw support */
  107. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  108. #define CFG_I2C_SPEED 80000
  109. #define CFG_I2C_SLAVE 0x7F
  110. #define CFG_I2C_OFFSET 0x00008F00
  111. #define CFG_IMMR CFG_MBAR
  112. /* PCI */
  113. #ifdef CONFIG_CMD_PCI
  114. #define CONFIG_PCI 1
  115. #define CONFIG_PCI_PNP 1
  116. #define CFG_PCI_MEM_BUS 0x80000000
  117. #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BUS
  118. #define CFG_PCI_MEM_SIZE 0x10000000
  119. #define CFG_PCI_IO_BUS 0x71000000
  120. #define CFG_PCI_IO_PHYS CFG_PCI_IO_BUS
  121. #define CFG_PCI_IO_SIZE 0x01000000
  122. #define CFG_PCI_CFG_BUS 0x70000000
  123. #define CFG_PCI_CFG_PHYS CFG_PCI_CFG_BUS
  124. #define CFG_PCI_CFG_SIZE 0x01000000
  125. #endif
  126. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  127. #define CONFIG_UDP_CHECKSUM
  128. #define CONFIG_HOSTNAME M548xEVB
  129. #define CONFIG_EXTRA_ENV_SETTINGS \
  130. "netdev=eth0\0" \
  131. "loadaddr=10000\0" \
  132. "u-boot=u-boot.bin\0" \
  133. "load=tftp ${loadaddr) ${u-boot}\0" \
  134. "upd=run load; run prog\0" \
  135. "prog=prot off bank 1;" \
  136. "era ff800000 ff82ffff;" \
  137. "cp.b ${loadaddr} ff800000 ${filesize};"\
  138. "save\0" \
  139. ""
  140. #define CONFIG_PRAM 512 /* 512 KB */
  141. #define CFG_PROMPT "-> "
  142. #define CFG_LONGHELP /* undef to save memory */
  143. #ifdef CONFIG_CMD_KGDB
  144. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  145. #else
  146. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  147. #endif
  148. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  149. #define CFG_MAXARGS 16 /* max number of command args */
  150. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  151. #define CFG_LOAD_ADDR 0x00010000
  152. #define CFG_HZ 1000
  153. #define CFG_CLK CFG_BUSCLK
  154. #define CFG_CPU_CLK CFG_CLK * 2
  155. #define CFG_MBAR 0xF0000000
  156. #define CFG_INTSRAM (CFG_MBAR + 0x10000)
  157. #define CFG_INTSRAMSZ 0x8000
  158. /*#define CFG_LATCH_ADDR (CFG_CS1_BASE + 0x80000)*/
  159. /*
  160. * Low Level Configuration Settings
  161. * (address mappings, register initial values, etc.)
  162. * You should know what you are doing if you make changes here.
  163. */
  164. /*-----------------------------------------------------------------------
  165. * Definitions for initial stack pointer and data area (in DPRAM)
  166. */
  167. #define CFG_INIT_RAM_ADDR 0xF2000000
  168. #define CFG_INIT_RAM_END 0x1000 /* End of used area in internal SRAM */
  169. #define CFG_INIT_RAM_CTRL 0x21
  170. #define CFG_INIT_RAM1_ADDR (CFG_INIT_RAM_ADDR + CFG_INIT_RAM_END)
  171. #define CFG_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
  172. #define CFG_INIT_RAM1_CTRL 0x21
  173. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  174. #define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 0x10)
  175. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  176. /*-----------------------------------------------------------------------
  177. * Start addresses for the final memory configuration
  178. * (Set up by the startup code)
  179. * Please note that CFG_SDRAM_BASE _must_ start at 0
  180. */
  181. #define CFG_SDRAM_BASE 0x00000000
  182. #define CFG_SDRAM_CFG1 0x73711630
  183. #define CFG_SDRAM_CFG2 0x46370000
  184. #define CFG_SDRAM_CTRL 0xE10B0000
  185. #define CFG_SDRAM_EMOD 0x40010000
  186. #define CFG_SDRAM_MODE 0x018D0000
  187. #define CFG_SDRAM_DRVSTRENGTH 0x000002AA
  188. #ifdef CFG_DRAMSZ1
  189. # define CFG_SDRAM_SIZE (CFG_DRAMSZ + CFG_DRAMSZ1)
  190. #else
  191. # define CFG_SDRAM_SIZE CFG_DRAMSZ
  192. #endif
  193. #define CFG_MEMTEST_START CFG_SDRAM_BASE + 0x400
  194. #define CFG_MEMTEST_END ((CFG_SDRAM_SIZE - 3) << 20)
  195. #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400)
  196. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  197. #define CFG_BOOTPARAMS_LEN 64*1024
  198. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  199. /*
  200. * For booting Linux, the board info and command line data
  201. * have to be in the first 8 MB of memory, since this is
  202. * the maximum mapped by the Linux kernel during initialization ??
  203. */
  204. #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
  205. /*-----------------------------------------------------------------------
  206. * FLASH organization
  207. */
  208. #define CFG_FLASH_CFI
  209. #ifdef CFG_FLASH_CFI
  210. # define CFG_FLASH_BASE (CFG_CS0_BASE)
  211. # define CFG_FLASH_CFI_DRIVER 1
  212. # define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  213. # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  214. # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  215. # define CFG_FLASH_USE_BUFFER_WRITE
  216. #ifdef CFG_NOR1SZ
  217. # define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  218. # define CFG_FLASH_SIZE ((CFG_NOR1SZ + CFG_BOOTSZ) << 20)
  219. # define CFG_FLASH_BANKS_LIST { CFG_CS0_BASE, CFG_CS1_BASE }
  220. #else
  221. # define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  222. # define CFG_FLASH_SIZE (CFG_BOOTSZ << 20)
  223. #endif
  224. #endif
  225. /* Configuration for environment
  226. * Environment is embedded in u-boot in the second sector of the flash
  227. */
  228. #define CFG_ENV_OFFSET 0x2000
  229. #define CFG_ENV_SECT_SIZE 0x2000
  230. #define CFG_ENV_IS_IN_FLASH 1
  231. #define CFG_ENV_IS_EMBEDDED 1
  232. /*-----------------------------------------------------------------------
  233. * Cache Configuration
  234. */
  235. #define CFG_CACHELINE_SIZE 16
  236. /*-----------------------------------------------------------------------
  237. * Chipselect bank definitions
  238. */
  239. /*
  240. * CS0 - NOR Flash 1, 2, 4, or 8MB
  241. * CS1 - NOR Flash
  242. * CS2 - Available
  243. * CS3 - Available
  244. * CS4 - Available
  245. * CS5 - Available
  246. */
  247. #define CFG_CS0_BASE 0xFF800000
  248. #define CFG_CS0_MASK (((CFG_BOOTSZ << 20) - 1) & 0xFFFF0001)
  249. #define CFG_CS0_CTRL 0x00101980
  250. #ifdef CFG_NOR1SZ
  251. #define CFG_CS1_BASE 0xF8000000
  252. #define CFG_CS1_MASK (((CFG_NOR1SZ << 20) - 1) & 0xFFFF0001)
  253. #define CFG_CS1_CTRL 0x00000D80
  254. #endif
  255. #endif /* _M5485EVB_H */