mecp5123.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * (C) Copyright 2009 Wolfgang Denk <wd@denx.de>
  3. * (C) Copyright 2009 Dave Srl www.dave.eu
  4. * (C) Copyright 2009 Stefan Roese <sr@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. *
  24. */
  25. #include <common.h>
  26. #include <asm/bitops.h>
  27. #include <command.h>
  28. #include <asm/io.h>
  29. #include <asm/processor.h>
  30. #include <fdt_support.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. /* Clocks in use */
  33. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  34. CLOCK_SCCR1_LPC_EN | \
  35. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  36. CLOCK_SCCR1_PSCFIFO_EN | \
  37. CLOCK_SCCR1_DDR_EN | \
  38. CLOCK_SCCR1_FEC_EN | \
  39. CLOCK_SCCR1_NFC_EN | \
  40. CLOCK_SCCR1_PCI_EN | \
  41. CLOCK_SCCR1_TPR_EN)
  42. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  43. CLOCK_SCCR2_I2C_EN)
  44. #define CSAW_START(start) ((start) & 0xFFFF0000)
  45. #define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
  46. int eeprom_write_enable(unsigned dev_addr, int state)
  47. {
  48. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  49. if (dev_addr != CONFIG_SYS_I2C_EEPROM_ADDR)
  50. return -1;
  51. if (state == 0)
  52. setbits_be32(&im->gpio.gpdat, 0x00100000);
  53. else
  54. clrbits_be32(&im->gpio.gpdat, 0x00100000);
  55. return 0;
  56. }
  57. /*
  58. * According to MPC5121e RM, configuring local access windows should
  59. * be followed by a dummy read of the config register that was
  60. * modified last and an isync.
  61. */
  62. static inline void sync_law(volatile void *addr)
  63. {
  64. in_be32(addr);
  65. __asm__ __volatile__ ("isync");
  66. }
  67. int board_early_init_f(void)
  68. {
  69. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  70. u32 spridr;
  71. /*
  72. * Initialize Local Window for NOR FLASH access
  73. */
  74. out_be32(&im->sysconf.lpcs0aw,
  75. CSAW_START(CONFIG_SYS_FLASH_BASE) |
  76. CSAW_STOP(CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_SIZE));
  77. sync_law(&im->sysconf.lpcs0aw);
  78. /*
  79. * Initialize Local Window for boot access
  80. */
  81. out_be32(&im->sysconf.lpbaw,
  82. CSAW_START(0xffb00000) | CSAW_STOP(0xffb00000, 0x00010000));
  83. sync_law(&im->sysconf.lpbaw);
  84. /*
  85. * Initialize Local Window for VPC3 access
  86. */
  87. out_be32(&im->sysconf.lpcs1aw,
  88. CSAW_START(CONFIG_SYS_VPC3_BASE) |
  89. CSAW_STOP(CONFIG_SYS_VPC3_BASE, CONFIG_SYS_VPC3_SIZE));
  90. sync_law(&im->sysconf.lpcs1aw);
  91. /*
  92. * Configure Flash Speed
  93. */
  94. out_be32(&im->lpc.cs_cfg[0], CONFIG_SYS_CS0_CFG);
  95. /*
  96. * Configure VPC3 Speed
  97. */
  98. out_be32(&im->lpc.cs_cfg[1], CONFIG_SYS_CS1_CFG);
  99. spridr = in_be32(&im->sysconf.spridr);
  100. if (SVR_MJREV(spridr) >= 2)
  101. out_be32(&im->lpc.altr, CONFIG_SYS_CS_ALETIMING);
  102. /*
  103. * Enable clocks
  104. */
  105. out_be32(&im->clk.sccr[0], SCCR1_CLOCKS_EN);
  106. out_be32(&im->clk.sccr[1], SCCR2_CLOCKS_EN);
  107. #if defined(CONFIG_IIM) || defined(CONFIG_CMD_FUSE)
  108. setbits_be32(&im->clk.sccr[1], CLOCK_SCCR2_IIM_EN);
  109. #endif
  110. /*
  111. * Configure MSCAN clocks
  112. */
  113. out_be32(&im->clk.m1ccr, 0x00300000);
  114. out_be32(&im->clk.m2ccr, 0x00300000);
  115. out_be32(&im->clk.m3ccr, 0x00300000);
  116. out_be32(&im->clk.m4ccr, 0x00300000);
  117. out_be32(&im->clk.m1ccr, 0x00310000);
  118. out_be32(&im->clk.m2ccr, 0x00310000);
  119. out_be32(&im->clk.m3ccr, 0x00310000);
  120. out_be32(&im->clk.m4ccr, 0x00310000);
  121. /*
  122. * Configure GPIO's
  123. */
  124. clrbits_be32(&im->gpio.gpodr, 0x000000e0);
  125. clrbits_be32(&im->gpio.gpdir, 0x00ef0000);
  126. setbits_be32(&im->gpio.gpdir, 0x001000e0);
  127. setbits_be32(&im->gpio.gpdat, 0x00100000);
  128. return 0;
  129. }
  130. /*
  131. * fixed sdram init:
  132. * The board doesn't use memory modules that have serial presence
  133. * detect or similar mechanism for discovery of the DRAM settings
  134. */
  135. long int fixed_sdram(void)
  136. {
  137. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  138. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  139. u32 msize_log2 = __ilog2(msize);
  140. u32 i;
  141. /* Initialize IO Control */
  142. out_be32(&im->io_ctrl.io_control_mem, IOCTRL_MUX_DDR);
  143. /* Initialize DDR Local Window */
  144. out_be32(&im->sysconf.ddrlaw.bar, CONFIG_SYS_DDR_BASE & 0xFFFFF000);
  145. out_be32(&im->sysconf.ddrlaw.ar, msize_log2 - 1);
  146. sync_law(&im->sysconf.ddrlaw.ar);
  147. /* Enable DDR */
  148. out_be32(&im->mddrc.ddr_sys_config, CONFIG_SYS_MDDRC_SYS_CFG_EN);
  149. /* Initialize DDR Priority Manager */
  150. out_be32(&im->mddrc.prioman_config1, CONFIG_SYS_MDDRCGRP_PM_CFG1);
  151. out_be32(&im->mddrc.prioman_config2, CONFIG_SYS_MDDRCGRP_PM_CFG2);
  152. out_be32(&im->mddrc.hiprio_config, CONFIG_SYS_MDDRCGRP_HIPRIO_CFG);
  153. out_be32(&im->mddrc.lut_table0_main_upper, CONFIG_SYS_MDDRCGRP_LUT0_MU);
  154. out_be32(&im->mddrc.lut_table0_main_lower, CONFIG_SYS_MDDRCGRP_LUT0_ML);
  155. out_be32(&im->mddrc.lut_table1_main_upper, CONFIG_SYS_MDDRCGRP_LUT1_MU);
  156. out_be32(&im->mddrc.lut_table1_main_lower, CONFIG_SYS_MDDRCGRP_LUT1_ML);
  157. out_be32(&im->mddrc.lut_table2_main_upper, CONFIG_SYS_MDDRCGRP_LUT2_MU);
  158. out_be32(&im->mddrc.lut_table2_main_lower, CONFIG_SYS_MDDRCGRP_LUT2_ML);
  159. out_be32(&im->mddrc.lut_table3_main_upper, CONFIG_SYS_MDDRCGRP_LUT3_MU);
  160. out_be32(&im->mddrc.lut_table3_main_lower, CONFIG_SYS_MDDRCGRP_LUT3_ML);
  161. out_be32(&im->mddrc.lut_table4_main_upper, CONFIG_SYS_MDDRCGRP_LUT4_MU);
  162. out_be32(&im->mddrc.lut_table4_main_lower, CONFIG_SYS_MDDRCGRP_LUT4_ML);
  163. out_be32(&im->mddrc.lut_table0_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT0_AU);
  164. out_be32(&im->mddrc.lut_table0_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT0_AL);
  165. out_be32(&im->mddrc.lut_table1_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT1_AU);
  166. out_be32(&im->mddrc.lut_table1_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT1_AL);
  167. out_be32(&im->mddrc.lut_table2_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT2_AU);
  168. out_be32(&im->mddrc.lut_table2_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT2_AL);
  169. out_be32(&im->mddrc.lut_table3_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT3_AU);
  170. out_be32(&im->mddrc.lut_table3_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT3_AL);
  171. out_be32(&im->mddrc.lut_table4_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT4_AU);
  172. out_be32(&im->mddrc.lut_table4_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT4_AL);
  173. /* Initialize MDDRC */
  174. out_be32(&im->mddrc.ddr_sys_config, CONFIG_SYS_MDDRC_SYS_CFG);
  175. out_be32(&im->mddrc.ddr_time_config0, CONFIG_SYS_MDDRC_TIME_CFG0);
  176. out_be32(&im->mddrc.ddr_time_config1, CONFIG_SYS_MDDRC_TIME_CFG1);
  177. out_be32(&im->mddrc.ddr_time_config2, CONFIG_SYS_MDDRC_TIME_CFG2);
  178. /* Initialize DDR */
  179. for (i = 0; i < 10; i++)
  180. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  181. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  182. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  183. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_RFSH);
  184. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  185. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_RFSH);
  186. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  187. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_INIT_DEV_OP);
  188. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  189. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EM2);
  190. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  191. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  192. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EM2);
  193. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EM3);
  194. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_EN_DLL);
  195. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_INIT_DEV_OP);
  196. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  197. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_RFSH);
  198. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_INIT_DEV_OP);
  199. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_OCD_DEFAULT);
  200. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_PCHG_ALL);
  201. out_be32(&im->mddrc.ddr_command, CONFIG_SYS_MICRON_NOP);
  202. /* Start MDDRC */
  203. out_be32(&im->mddrc.ddr_time_config0, CONFIG_SYS_MDDRC_TIME_CFG0_RUN);
  204. out_be32(&im->mddrc.ddr_sys_config, CONFIG_SYS_MDDRC_SYS_CFG_RUN);
  205. return msize;
  206. }
  207. phys_size_t initdram(int board_type)
  208. {
  209. return get_ram_size(0, fixed_sdram());
  210. }
  211. int misc_init_r(void)
  212. {
  213. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  214. u32 val;
  215. /*
  216. * Optimize access to profibus chip (VPC3) on the local bus
  217. */
  218. /*
  219. * Select 1:1 for LPC_DIV
  220. */
  221. val = in_be32(&im->clk.scfr[0]) & ~SCFR1_LPC_DIV_MASK;
  222. out_be32(&im->clk.scfr[0], val | (0x1 << SCFR1_LPC_DIV_SHIFT));
  223. /*
  224. * Configure LPC Chips Select Deadcycle Control Register
  225. * CS0 - device can drive data 2 clock cycle(s) after CS deassertion
  226. * CS1 - device can drive data 1 clock cycle(s) after CS deassertion
  227. */
  228. clrbits_be32(&im->lpc.cs_dccr, 0x000000ff);
  229. setbits_be32(&im->lpc.cs_dccr, (0x00 << 4) | (0x01 << 0));
  230. /*
  231. * Configure LPC Chips Select Holdcycle Control Register
  232. * CS0 - data is valid 2 clock cycle(s) after CS deassertion
  233. * CS1 - data is valid 1 clock cycle(s) after CS deassertion
  234. */
  235. clrbits_be32(&im->lpc.cs_hccr, 0x000000ff);
  236. setbits_be32(&im->lpc.cs_hccr, (0x00 << 4) | (0x01 << 0));
  237. return 0;
  238. }
  239. static iopin_t ioregs_init[] = {
  240. /* FUNC1=FEC_RX_DV Sets Next 3 to FEC pads */
  241. {
  242. offsetof(struct ioctrl512x, io_control_spdif_txclk), 3, 0,
  243. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  244. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  245. },
  246. /* FUNC1=FEC_COL Sets Next 15 to FEC pads */
  247. {
  248. offsetof(struct ioctrl512x, io_control_psc0_0), 15, 0,
  249. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  250. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  251. },
  252. /* FUNC1=SELECT LPC_CS1 */
  253. {
  254. offsetof(struct ioctrl512x, io_control_lpc_cs1), 1, 0,
  255. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  256. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  257. },
  258. /* FUNC3=SELECT PSC5_2 */
  259. {
  260. offsetof(struct ioctrl512x, io_control_psc5_2), 1, 0,
  261. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  262. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  263. },
  264. /* FUNC3=SELECT PSC5_3 */
  265. {
  266. offsetof(struct ioctrl512x, io_control_psc5_3), 1, 0,
  267. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  268. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  269. },
  270. /* FUNC3=SELECT PSC7_3 */
  271. {
  272. offsetof(struct ioctrl512x, io_control_psc7_3), 1, 0,
  273. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  274. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  275. },
  276. /* FUNC3=SELECT PSC9_0 */
  277. {
  278. offsetof(struct ioctrl512x, io_control_psc9_0), 3, 0,
  279. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  280. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  281. },
  282. /* FUNC3=SELECT PSC10_0 */
  283. {
  284. offsetof(struct ioctrl512x, io_control_psc10_0), 3, 0,
  285. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  286. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  287. },
  288. /* FUNC3=SELECT PSC10_3 */
  289. {
  290. offsetof(struct ioctrl512x, io_control_psc10_3), 1, 0,
  291. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  292. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  293. },
  294. /* FUNC3=SELECT PSC11_0 */
  295. {
  296. offsetof(struct ioctrl512x, io_control_psc11_0), 4, 0,
  297. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  298. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  299. },
  300. /* FUNC0=SELECT IRQ0 */
  301. {
  302. offsetof(struct ioctrl512x, io_control_irq0), 4, 0,
  303. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  304. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  305. }
  306. };
  307. static iopin_t rev2_silicon_pci_ioregs_init[] = {
  308. /* FUNC0=PCI Sets next 54 to PCI pads */
  309. {
  310. offsetof(struct ioctrl512x, io_control_pci_ad31), 54, 0,
  311. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_DS(0)
  312. }
  313. };
  314. int checkboard(void)
  315. {
  316. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  317. u32 spridr;
  318. puts("Board: MECP_5123\n");
  319. /*
  320. * Initialize function mux & slew rate IO inter alia on IO
  321. * Pins
  322. */
  323. iopin_initialize(ioregs_init, ARRAY_SIZE(ioregs_init));
  324. spridr = in_be32(&im->sysconf.spridr);
  325. if (SVR_MJREV(spridr) >= 2)
  326. iopin_initialize(rev2_silicon_pci_ioregs_init, 1);
  327. return 0;
  328. }
  329. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  330. void ft_board_setup(void *blob, bd_t *bd)
  331. {
  332. ft_cpu_setup(blob, bd);
  333. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  334. }
  335. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */