mx51evk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx51_pins.h>
  26. #include <asm/arch/iomux.h>
  27. #include <asm/errno.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <i2c.h>
  30. #include <mmc.h>
  31. #include <fsl_esdhc.h>
  32. #include "mx51evk.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. static u32 system_rev;
  35. struct io_board_ctrl *mx51_io_board;
  36. #ifdef CONFIG_FSL_ESDHC
  37. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  38. {MMC_SDHC1_BASE_ADDR, 1, 1},
  39. {MMC_SDHC2_BASE_ADDR, 1, 1},
  40. };
  41. #endif
  42. u32 get_board_rev(void)
  43. {
  44. return system_rev;
  45. }
  46. int dram_init(void)
  47. {
  48. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  49. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  50. PHYS_SDRAM_1_SIZE);
  51. return 0;
  52. }
  53. static void setup_iomux_uart(void)
  54. {
  55. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  56. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  57. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  58. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  59. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  60. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  61. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  62. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  63. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  64. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  65. }
  66. static void setup_expio(void)
  67. {
  68. u32 reg;
  69. struct weim *pweim = (struct weim *)WEIM_BASE_ADDR;
  70. struct clkctl *pclkctl = (struct clkctl *)CCM_BASE_ADDR;
  71. /* CS5 setup */
  72. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT0);
  73. writel(0x00410089, &pweim[5].csgcr1);
  74. writel(0x00000002, &pweim[5].csgcr2);
  75. /* RWSC=50, RADVA=2, RADVN=6, OEA=0, OEN=0, RCSA=0, RCSN=0 */
  76. writel(0x32260000, &pweim[5].csrcr1);
  77. /* APR = 0 */
  78. writel(0x00000000, &pweim[5].csrcr2);
  79. /*
  80. * WAL=0, WBED=1, WWSC=50, WADVA=2, WADVN=6, WEA=0, WEN=0,
  81. * WCSA=0, WCSN=0
  82. */
  83. writel(0x72080F00, &pweim[5].cswcr1);
  84. mx51_io_board = (struct io_board_ctrl *)(CS5_BASE_ADDR +
  85. IO_BOARD_OFFSET);
  86. if ((readw(&mx51_io_board->id1) == 0xAAAA) &&
  87. (readw(&mx51_io_board->id2) == 0x5555)) {
  88. if (is_soc_rev(CHIP_REV_2_0) < 0) {
  89. reg = readl(&pclkctl->cbcdr);
  90. reg = (reg & (~0x70000)) | 0x30000;
  91. writel(reg, &pclkctl->cbcdr);
  92. /* make sure divider effective */
  93. while (readl(&pclkctl->cdhipr) != 0)
  94. ;
  95. writel(0x0, &pclkctl->ccdr);
  96. }
  97. } else {
  98. /* CS1 */
  99. writel(0x00410089, &pweim[1].csgcr1);
  100. writel(0x00000002, &pweim[1].csgcr2);
  101. /* RWSC=50, RADVA=2, RADVN=6, OEA=0, OEN=0, RCSA=0, RCSN=0 */
  102. writel(0x32260000, &pweim[1].csrcr1);
  103. /* APR=0 */
  104. writel(0x00000000, &pweim[1].csrcr2);
  105. /*
  106. * WAL=0, WBED=1, WWSC=50, WADVA=2, WADVN=6, WEA=0,
  107. * WEN=0, WCSA=0, WCSN=0
  108. */
  109. writel(0x72080F00, &pweim[1].cswcr1);
  110. mx51_io_board = (struct io_board_ctrl *)(CS1_BASE_ADDR +
  111. IO_BOARD_OFFSET);
  112. }
  113. /* Reset interrupt status reg */
  114. writew(0x1F, &(mx51_io_board->int_rest));
  115. writew(0x00, &(mx51_io_board->int_rest));
  116. writew(0xFFFF, &(mx51_io_board->int_mask));
  117. /* Reset the XUART and Ethernet controllers */
  118. reg = readw(&(mx51_io_board->sw_reset));
  119. reg |= 0x9;
  120. writew(reg, &(mx51_io_board->sw_reset));
  121. reg &= ~0x9;
  122. writew(reg, &(mx51_io_board->sw_reset));
  123. }
  124. static void setup_iomux_fec(void)
  125. {
  126. /*FEC_MDIO*/
  127. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  128. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  129. /*FEC_MDC*/
  130. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  131. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  132. /* FEC RDATA[3] */
  133. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  134. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  135. /* FEC RDATA[2] */
  136. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  137. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  138. /* FEC RDATA[1] */
  139. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  140. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  141. /* FEC RDATA[0] */
  142. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  143. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  144. /* FEC TDATA[3] */
  145. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  146. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  147. /* FEC TDATA[2] */
  148. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  149. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  150. /* FEC TDATA[1] */
  151. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  152. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  153. /* FEC TDATA[0] */
  154. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  155. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  156. /* FEC TX_EN */
  157. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  158. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  159. /* FEC TX_ER */
  160. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  161. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  162. /* FEC TX_CLK */
  163. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  164. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  165. /* FEC TX_COL */
  166. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  167. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  168. /* FEC RX_CLK */
  169. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  170. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  171. /* FEC RX_CRS */
  172. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  173. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  174. /* FEC RX_ER */
  175. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  176. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  177. /* FEC RX_DV */
  178. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  179. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  180. }
  181. #ifdef CONFIG_FSL_ESDHC
  182. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  183. {
  184. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  185. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  186. *cd = readl(GPIO1_BASE_ADDR) & 0x01;
  187. else
  188. *cd = readl(GPIO1_BASE_ADDR) & 0x40;
  189. return 0;
  190. }
  191. int board_mmc_init(bd_t *bis)
  192. {
  193. u32 index;
  194. s32 status = 0;
  195. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  196. index++) {
  197. switch (index) {
  198. case 0:
  199. mxc_request_iomux(MX51_PIN_SD1_CMD,
  200. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  201. mxc_request_iomux(MX51_PIN_SD1_CLK,
  202. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  203. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  204. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  205. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  206. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  207. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  208. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  209. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  210. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  211. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  212. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  213. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  214. PAD_CTL_PUE_PULL |
  215. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  216. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  217. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  218. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  219. PAD_CTL_PUE_PULL |
  220. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  221. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  222. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  223. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  224. PAD_CTL_PUE_PULL |
  225. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  226. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  227. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  228. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  229. PAD_CTL_PUE_PULL |
  230. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  231. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  232. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  233. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  234. PAD_CTL_PUE_PULL |
  235. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  236. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  237. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  238. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  239. PAD_CTL_PUE_PULL |
  240. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  241. mxc_request_iomux(MX51_PIN_GPIO1_0,
  242. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  243. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  244. PAD_CTL_HYS_ENABLE);
  245. mxc_request_iomux(MX51_PIN_GPIO1_1,
  246. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  247. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  248. PAD_CTL_HYS_ENABLE);
  249. break;
  250. case 1:
  251. mxc_request_iomux(MX51_PIN_SD2_CMD,
  252. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  253. mxc_request_iomux(MX51_PIN_SD2_CLK,
  254. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  255. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  256. IOMUX_CONFIG_ALT0);
  257. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  258. IOMUX_CONFIG_ALT0);
  259. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  260. IOMUX_CONFIG_ALT0);
  261. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  262. IOMUX_CONFIG_ALT0);
  263. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  264. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  265. PAD_CTL_SRE_FAST);
  266. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  267. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  268. PAD_CTL_SRE_FAST);
  269. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  270. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  271. PAD_CTL_SRE_FAST);
  272. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  273. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  274. PAD_CTL_SRE_FAST);
  275. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  276. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  277. PAD_CTL_SRE_FAST);
  278. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  279. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  280. PAD_CTL_SRE_FAST);
  281. mxc_request_iomux(MX51_PIN_SD2_CMD,
  282. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  283. mxc_request_iomux(MX51_PIN_GPIO1_6,
  284. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  285. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  286. PAD_CTL_HYS_ENABLE);
  287. mxc_request_iomux(MX51_PIN_GPIO1_5,
  288. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  289. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  290. PAD_CTL_HYS_ENABLE);
  291. break;
  292. default:
  293. printf("Warning: you configured more ESDHC controller"
  294. "(%d) as supported by the board(2)\n",
  295. CONFIG_SYS_FSL_ESDHC_NUM);
  296. return status;
  297. }
  298. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  299. }
  300. return status;
  301. }
  302. #endif
  303. int board_init(void)
  304. {
  305. system_rev = get_cpu_rev();
  306. gd->bd->bi_arch_number = MACH_TYPE_MX51_BABBAGE;
  307. /* address of boot parameters */
  308. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  309. setup_iomux_uart();
  310. setup_expio();
  311. setup_iomux_fec();
  312. return 0;
  313. }
  314. int checkboard(void)
  315. {
  316. puts("Board: MX51EVK ");
  317. switch (system_rev & 0xff) {
  318. case CHIP_REV_3_0:
  319. puts("3.0 [");
  320. break;
  321. case CHIP_REV_2_5:
  322. puts("2.5 [");
  323. break;
  324. case CHIP_REV_2_0:
  325. puts("2.0 [");
  326. break;
  327. case CHIP_REV_1_1:
  328. puts("1.1 [");
  329. break;
  330. case CHIP_REV_1_0:
  331. default:
  332. puts("1.0 [");
  333. break;
  334. }
  335. switch (__raw_readl(SRC_BASE_ADDR + 0x8)) {
  336. case 0x0001:
  337. puts("POR");
  338. break;
  339. case 0x0009:
  340. puts("RST");
  341. break;
  342. case 0x0010:
  343. case 0x0011:
  344. puts("WDOG");
  345. break;
  346. default:
  347. puts("unknown");
  348. }
  349. puts("]\n");
  350. return 0;
  351. }