versatile.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * (C) Copyright 2003
  3. * Texas Instruments.
  4. * Kshitij Gupta <kshitij@ti.com>
  5. * Configuation settings for the TI OMAP Innovator board.
  6. *
  7. * (C) Copyright 2004
  8. * ARM Ltd.
  9. * Philippe Robin, <philippe.robin@arm.com>
  10. * Configuration for Versatile PB.
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */
  37. #define CONFIG_VERSATILE 1 /* in Versatile Platform Board */
  38. #define CONFIG_ARCH_VERSATILE 1 /* Specifically, a Versatile */
  39. #define CFG_MEMTEST_START 0x100000
  40. #define CFG_MEMTEST_END 0x10000000
  41. #define CFG_HZ (1000000 / 256)
  42. #define CFG_TIMERBASE 0x101E2000 /* Timer 0 and 1 base */
  43. #define CFG_TIMER_INTERVAL 10000
  44. #define CFG_TIMER_RELOAD (CFG_TIMER_INTERVAL >> 4) /* Divide by 16 */
  45. #define CFG_TIMER_CTRL 0x84 /* Enable, Clock / 16 */
  46. /*
  47. * control registers
  48. */
  49. #define VERSATILE_SCTL_BASE 0x101E0000 /* System controller */
  50. /*
  51. * System controller bit assignment
  52. */
  53. #define VERSATILE_REFCLK 0
  54. #define VERSATILE_TIMCLK 1
  55. #define VERSATILE_TIMER1_EnSel 15
  56. #define VERSATILE_TIMER2_EnSel 17
  57. #define VERSATILE_TIMER3_EnSel 19
  58. #define VERSATILE_TIMER4_EnSel 21
  59. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  60. #define CONFIG_SETUP_MEMORY_TAGS 1
  61. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */
  62. /*
  63. * Size of malloc() pool
  64. */
  65. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  66. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  67. /*
  68. * Hardware drivers
  69. */
  70. #define CONFIG_DRIVER_SMC91111
  71. #define CONFIG_SMC_USE_32_BIT
  72. #define CONFIG_SMC91111_BASE 0x10010000
  73. #undef CONFIG_SMC91111_EXT_PHY
  74. /*
  75. * NS16550 Configuration
  76. */
  77. #define CFG_PL011_SERIAL
  78. #define CONFIG_CONS_INDEX 0
  79. #define CONFIG_BAUDRATE 38400
  80. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  81. #define CFG_SERIAL0 0x101F1000
  82. #define CFG_SERIAL1 0x101F2000
  83. #define CONFIG_COMMANDS (CFG_CMD_DHCP | CFG_CMD_IMI | CFG_CMD_NET | CFG_CMD_PING | CFG_CMD_BDI | CFG_CMD_MEMORY)
  84. /*#define CONFIG_COMMANDS (CFG_CMD_IMI | CFG_CMD_BDI | CFG_CMD_MEMORY) */
  85. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
  86. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  87. #include <cmd_confdefs.h>
  88. #define CONFIG_BOOTDELAY 2
  89. #define CONFIG_BOOTARGS "root=/dev/nfs mem=128M ip=dhcp netdev=25,0,0xf1010000,0xf1010010,eth0"
  90. /*#define CONFIG_BOOTCOMMAND "bootp ; bootm" */
  91. /*
  92. * Static configuration when assigning fixed address
  93. */
  94. /*#define CONFIG_NETMASK 255.255.255.0 /--* talk on MY local net */
  95. /*#define CONFIG_IPADDR xx.xx.xx.xx /--* static IP I currently own */
  96. /*#define CONFIG_SERVERIP xx.xx.xx.xx /--* current IP of my dev pc */
  97. #define CONFIG_BOOTFILE "/tftpboot/uImage" /* file to load */
  98. /*
  99. * Miscellaneous configurable options
  100. */
  101. #define CFG_LONGHELP /* undef to save memory */
  102. #define CFG_PROMPT "Versatile # " /* Monitor Command Prompt */
  103. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  104. /* Print Buffer Size */
  105. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  106. #define CFG_MAXARGS 16 /* max number of command args */
  107. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  108. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  109. #define CFG_LOAD_ADDR 0x7fc0 /* default load address */
  110. /*-----------------------------------------------------------------------
  111. * Stack sizes
  112. *
  113. * The stack sizes are set up in start.S using the settings below
  114. */
  115. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  116. #ifdef CONFIG_USE_IRQ
  117. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  118. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  119. #endif
  120. /*-----------------------------------------------------------------------
  121. * Physical Memory Map
  122. */
  123. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  124. #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
  125. #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
  126. #define CFG_FLASH_BASE 0x34000000
  127. /*-----------------------------------------------------------------------
  128. * FLASH and environment organization
  129. */
  130. #define CFG_ENV_IS_NOWHERE
  131. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  132. #define PHYS_FLASH_SIZE 0x34000000 /* 64MB */
  133. /* timeout values are in ticks */
  134. #define CFG_FLASH_ERASE_TOUT (20*CFG_HZ) /* Timeout for Flash Erase */
  135. #define CFG_FLASH_WRITE_TOUT (20*CFG_HZ) /* Timeout for Flash Write */
  136. #define CFG_MAX_FLASH_SECT 128
  137. #define CFG_ENV_SIZE 32768
  138. #define PHYS_FLASH_1 (CFG_FLASH_BASE)
  139. #endif /* __CONFIG_H */