DP405.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_DP405 1 /* ...on a DP405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  37. #define CONFIG_SYS_CLK_FREQ 33333334 /* external frequency to pll */
  38. #define CONFIG_BAUDRATE 9600
  39. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  40. #undef CONFIG_BOOTARGS
  41. #define CONFIG_RAMBOOTCOMMAND \
  42. "setenv bootargs root=/dev/ram rw nfsroot=$(serverip):$(rootpath) " \
  43. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  44. "bootm ffc00000 ffca0000"
  45. #define CONFIG_NFSBOOTCOMMAND \
  46. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  47. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
  48. "bootm ffc00000"
  49. #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
  50. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  51. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  52. #define CONFIG_MII 1 /* MII PHY management */
  53. #define CONFIG_PHY_ADDR 0 /* PHY address */
  54. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  55. CFG_CMD_BSP | \
  56. CFG_CMD_DHCP | \
  57. CFG_CMD_IRQ | \
  58. CFG_CMD_ELF | \
  59. CFG_CMD_DATE | \
  60. CFG_CMD_I2C | \
  61. CFG_CMD_EEPROM )
  62. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  63. #include <cmd_confdefs.h>
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
  66. #define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  67. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  68. /*
  69. * Miscellaneous configurable options
  70. */
  71. #define CFG_LONGHELP /* undef to save memory */
  72. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  73. #undef CFG_HUSH_PARSER /* use "hush" command parser */
  74. #ifdef CFG_HUSH_PARSER
  75. #define CFG_PROMPT_HUSH_PS2 "> "
  76. #endif
  77. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  78. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  79. #else
  80. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  81. #endif
  82. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  83. #define CFG_MAXARGS 16 /* max number of command args */
  84. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  85. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  86. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  87. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  88. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  89. #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
  90. #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
  91. #define CFG_BASE_BAUD 691200
  92. #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
  93. /* The following table includes the supported baudrates */
  94. #define CFG_BAUDRATE_TABLE \
  95. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  96. 57600, 115200, 230400, 460800, 921600 }
  97. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  98. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  99. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  100. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  101. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  102. #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
  103. /*-----------------------------------------------------------------------
  104. * PCI stuff
  105. *-----------------------------------------------------------------------
  106. */
  107. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  108. #define PCI_HOST_FORCE 1 /* configure as pci host */
  109. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  110. #define CONFIG_PCI /* include pci support */
  111. #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
  112. #undef CONFIG_PCI_PNP /* do pci plug-and-play */
  113. /* resource configuration */
  114. #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  115. #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  116. #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
  117. #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
  118. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  119. #define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
  120. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  121. #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
  122. #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
  123. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  124. /*
  125. * For booting Linux, the board info and command line data
  126. * have to be in the first 8 MB of memory, since this is
  127. * the maximum mapped by the Linux kernel during initialization.
  128. */
  129. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  130. /*-----------------------------------------------------------------------
  131. * FLASH organization
  132. */
  133. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  134. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  135. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  136. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  137. #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  138. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  139. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  140. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  141. /*
  142. * The following defines are added for buggy IOP480 byte interface.
  143. * All other boards should use the standard values (CPCI405 etc.)
  144. */
  145. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  146. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  147. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  148. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  149. #if 0 /* test-only */
  150. #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
  151. #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
  152. #endif
  153. /*-----------------------------------------------------------------------
  154. * Start addresses for the final memory configuration
  155. * (Set up by the startup code)
  156. * Please note that CFG_SDRAM_BASE _must_ start at 0
  157. */
  158. #define CFG_SDRAM_BASE 0x00000000
  159. #define CFG_FLASH_BASE 0xFFFC0000
  160. #define CFG_MONITOR_BASE TEXT_BASE
  161. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  162. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  163. #if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
  164. # define CFG_RAMBOOT 1
  165. #else
  166. # undef CFG_RAMBOOT
  167. #endif
  168. /*-----------------------------------------------------------------------
  169. * Environment Variable setup
  170. */
  171. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  172. #define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  173. #define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  174. /* total size of a CAT24WC16 is 2048 bytes */
  175. #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  176. #define CFG_NVRAM_SIZE 242 /* NVRAM size */
  177. /*-----------------------------------------------------------------------
  178. * I2C EEPROM (CAT24WC16) for environment
  179. */
  180. #define CONFIG_HARD_I2C /* I2c with hardware support */
  181. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  182. #define CFG_I2C_SLAVE 0x7F
  183. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  184. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  185. /* mask of address bits that overflow into the "EEPROM chip address" */
  186. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  187. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  188. /* 16 byte page write mode using*/
  189. /* last 4 bits of the address */
  190. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  191. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  192. /*-----------------------------------------------------------------------
  193. * Cache Configuration
  194. */
  195. #define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
  196. /* have only 8kB, 16kB is save here */
  197. #define CFG_CACHELINE_SIZE 32 /* ... */
  198. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  199. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  200. #endif
  201. /*-----------------------------------------------------------------------
  202. * External Bus Controller (EBC) Setup
  203. */
  204. #define CAN_BA 0xF0000000 /* CAN Base Address */
  205. #define RTC_BA 0xF0000500 /* RTC Base Address */
  206. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  207. #define CFG_EBC_PB0AP 0x92015480
  208. #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  209. #if 0 /* test-only */
  210. /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
  211. #define CFG_EBC_PB1AP 0x92015480
  212. #define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
  213. #endif
  214. /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
  215. #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  216. #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  217. /*-----------------------------------------------------------------------
  218. * FPGA stuff
  219. */
  220. #define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
  221. #define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
  222. /* FPGA program pin configuration */
  223. #define CFG_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
  224. #define CFG_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
  225. #define CFG_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
  226. #define CFG_FPGA_INIT 0x00010000 /* unused (ppc input) */
  227. #define CFG_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
  228. /*-----------------------------------------------------------------------
  229. * Definitions for initial stack pointer and data area (in data cache)
  230. */
  231. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  232. #define CFG_TEMP_STACK_OCM 1
  233. /* On Chip Memory location */
  234. #define CFG_OCM_DATA_ADDR 0xF8000000
  235. #define CFG_OCM_DATA_SIZE 0x1000
  236. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  237. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  238. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  239. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  240. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  241. /*-----------------------------------------------------------------------
  242. * Definitions for GPIO setup (PPC405EP specific)
  243. *
  244. * GPIO0[0] - External Bus Controller BLAST output
  245. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  246. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  247. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  248. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  249. * GPIO0[24-27] - UART0 control signal inputs/outputs
  250. * GPIO0[28-29] - UART1 data signal input/output
  251. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  252. */
  253. /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
  254. /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
  255. /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
  256. /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
  257. #define CFG_GPIO0_OSRH 0x40000540 /* 0 ... 15 */
  258. #define CFG_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
  259. #define CFG_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
  260. #define CFG_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
  261. #define CFG_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
  262. #define CFG_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
  263. #define CFG_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
  264. /*
  265. * Internal Definitions
  266. *
  267. * Boot Flags
  268. */
  269. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  270. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  271. /*
  272. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  273. * This value will be set if iic boot eprom is disabled.
  274. */
  275. #if 0
  276. #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
  277. #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
  278. #endif
  279. #if 0
  280. #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
  281. #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
  282. #endif
  283. #if 1
  284. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  285. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  286. #endif
  287. #endif /* __CONFIG_H */