MPC8541CDS.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /*
  2. * Copyright 2004, 2011 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8541cds board configuration file
  24. *
  25. * Please refer to doc/README.mpc85xxcds for more info.
  26. *
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  34. #define CONFIG_CPM2 1 /* has CPM2 */
  35. #define CONFIG_MPC8541 1 /* MPC8541 specific */
  36. #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
  37. #define CONFIG_SYS_TEXT_BASE 0xfff80000
  38. #define CONFIG_PCI
  39. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  40. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  41. #define CONFIG_ENV_OVERWRITE
  42. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  43. #define CONFIG_FSL_VIA
  44. #ifndef __ASSEMBLY__
  45. extern unsigned long get_clock_freq(void);
  46. #endif
  47. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  48. /*
  49. * These can be toggled for performance analysis, otherwise use default.
  50. */
  51. #define CONFIG_L2_CACHE /* toggle L2 cache */
  52. #define CONFIG_BTB /* toggle branch predition */
  53. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  54. #define CONFIG_SYS_MEMTEST_END 0x00400000
  55. #define CONFIG_SYS_CCSRBAR 0xe0000000
  56. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  57. /* DDR Setup */
  58. #define CONFIG_FSL_DDR1
  59. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  60. #define CONFIG_DDR_SPD
  61. #undef CONFIG_FSL_DDR_INTERACTIVE
  62. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  63. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  64. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  65. #define CONFIG_NUM_DDR_CONTROLLERS 1
  66. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  67. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  68. /* I2C addresses of SPD EEPROMs */
  69. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  70. /*
  71. * Make sure required options are set
  72. */
  73. #ifndef CONFIG_SPD_EEPROM
  74. #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
  75. #endif
  76. #undef CONFIG_CLOCKS_IN_MHZ
  77. /*
  78. * Local Bus Definitions
  79. */
  80. /*
  81. * FLASH on the Local Bus
  82. * Two banks, 8M each, using the CFI driver.
  83. * Boot from BR0/OR0 bank at 0xff00_0000
  84. * Alternate BR1/OR1 bank at 0xff80_0000
  85. *
  86. * BR0, BR1:
  87. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  88. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  89. * Port Size = 16 bits = BRx[19:20] = 10
  90. * Use GPCM = BRx[24:26] = 000
  91. * Valid = BRx[31] = 1
  92. *
  93. * 0 4 8 12 16 20 24 28
  94. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  95. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  96. *
  97. * OR0, OR1:
  98. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  99. * Reserved ORx[17:18] = 11, confusion here?
  100. * CSNT = ORx[20] = 1
  101. * ACS = half cycle delay = ORx[21:22] = 11
  102. * SCY = 6 = ORx[24:27] = 0110
  103. * TRLX = use relaxed timing = ORx[29] = 1
  104. * EAD = use external address latch delay = OR[31] = 1
  105. *
  106. * 0 4 8 12 16 20 24 28
  107. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  108. */
  109. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
  110. #define CONFIG_SYS_BR0_PRELIM 0xff801001
  111. #define CONFIG_SYS_BR1_PRELIM 0xff001001
  112. #define CONFIG_SYS_OR0_PRELIM 0xff806e65
  113. #define CONFIG_SYS_OR1_PRELIM 0xff806e65
  114. #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
  115. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  116. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  117. #undef CONFIG_SYS_FLASH_CHECKSUM
  118. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  119. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  120. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  121. #define CONFIG_FLASH_CFI_DRIVER
  122. #define CONFIG_SYS_FLASH_CFI
  123. #define CONFIG_SYS_FLASH_EMPTY_INFO
  124. /*
  125. * SDRAM on the Local Bus
  126. */
  127. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  128. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  129. /*
  130. * Base Register 2 and Option Register 2 configure SDRAM.
  131. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  132. *
  133. * For BR2, need:
  134. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  135. * port-size = 32-bits = BR2[19:20] = 11
  136. * no parity checking = BR2[21:22] = 00
  137. * SDRAM for MSEL = BR2[24:26] = 011
  138. * Valid = BR[31] = 1
  139. *
  140. * 0 4 8 12 16 20 24 28
  141. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  142. *
  143. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  144. * FIXME: the top 17 bits of BR2.
  145. */
  146. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  147. /*
  148. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  149. *
  150. * For OR2, need:
  151. * 64MB mask for AM, OR2[0:7] = 1111 1100
  152. * XAM, OR2[17:18] = 11
  153. * 9 columns OR2[19-21] = 010
  154. * 13 rows OR2[23-25] = 100
  155. * EAD set for extra time OR[31] = 1
  156. *
  157. * 0 4 8 12 16 20 24 28
  158. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  159. */
  160. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  161. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  162. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  163. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  164. #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  165. /*
  166. * Common settings for all Local Bus SDRAM commands.
  167. * At run time, either BSMA1516 (for CPU 1.1)
  168. * or BSMA1617 (for CPU 1.0) (old)
  169. * is OR'ed in too.
  170. */
  171. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
  172. | LSDMR_PRETOACT7 \
  173. | LSDMR_ACTTORW7 \
  174. | LSDMR_BL8 \
  175. | LSDMR_WRC4 \
  176. | LSDMR_CL3 \
  177. | LSDMR_RFEN \
  178. )
  179. /*
  180. * The CADMUS registers are connected to CS3 on CDS.
  181. * The new memory map places CADMUS at 0xf8000000.
  182. *
  183. * For BR3, need:
  184. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  185. * port-size = 8-bits = BR[19:20] = 01
  186. * no parity checking = BR[21:22] = 00
  187. * GPMC for MSEL = BR[24:26] = 000
  188. * Valid = BR[31] = 1
  189. *
  190. * 0 4 8 12 16 20 24 28
  191. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  192. *
  193. * For OR3, need:
  194. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  195. * disable buffer ctrl OR[19] = 0
  196. * CSNT OR[20] = 1
  197. * ACS OR[21:22] = 11
  198. * XACS OR[23] = 1
  199. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  200. * SETA OR[28] = 0
  201. * TRLX OR[29] = 1
  202. * EHTR OR[30] = 1
  203. * EAD extra time OR[31] = 1
  204. *
  205. * 0 4 8 12 16 20 24 28
  206. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  207. */
  208. #define CONFIG_FSL_CADMUS
  209. #define CADMUS_BASE_ADDR 0xf8000000
  210. #define CONFIG_SYS_BR3_PRELIM 0xf8000801
  211. #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
  212. #define CONFIG_SYS_INIT_RAM_LOCK 1
  213. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  214. #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
  215. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  216. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  217. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  218. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  219. /* Serial Port */
  220. #define CONFIG_CONS_INDEX 2
  221. #define CONFIG_SYS_NS16550
  222. #define CONFIG_SYS_NS16550_SERIAL
  223. #define CONFIG_SYS_NS16550_REG_SIZE 1
  224. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  225. #define CONFIG_SYS_BAUDRATE_TABLE \
  226. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  227. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  228. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  229. /* Use the HUSH parser */
  230. #define CONFIG_SYS_HUSH_PARSER
  231. #ifdef CONFIG_SYS_HUSH_PARSER
  232. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  233. #endif
  234. /* pass open firmware flat tree */
  235. #define CONFIG_OF_LIBFDT 1
  236. #define CONFIG_OF_BOARD_SETUP 1
  237. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  238. /*
  239. * I2C
  240. */
  241. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  242. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  243. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  244. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  245. #define CONFIG_SYS_I2C_SLAVE 0x7F
  246. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  247. #define CONFIG_SYS_I2C_OFFSET 0x3000
  248. /* EEPROM */
  249. #define CONFIG_ID_EEPROM
  250. #define CONFIG_SYS_I2C_EEPROM_CCID
  251. #define CONFIG_SYS_ID_EEPROM
  252. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  253. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  254. /*
  255. * General PCI
  256. * Memory space is mapped 1-1, but I/O space must start from 0.
  257. */
  258. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  259. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  260. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  261. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  262. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  263. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  264. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  265. #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
  266. #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
  267. #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
  268. #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
  269. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  270. #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
  271. #define CONFIG_SYS_PCI2_IO_BUS 0x00000000
  272. #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
  273. #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
  274. #ifdef CONFIG_LEGACY
  275. #define BRIDGE_ID 17
  276. #define VIA_ID 2
  277. #else
  278. #define BRIDGE_ID 28
  279. #define VIA_ID 4
  280. #endif
  281. #if defined(CONFIG_PCI)
  282. #define CONFIG_MPC85XX_PCI2
  283. #define CONFIG_NET_MULTI
  284. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  285. #undef CONFIG_EEPRO100
  286. #undef CONFIG_TULIP
  287. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  288. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  289. #endif /* CONFIG_PCI */
  290. #if defined(CONFIG_TSEC_ENET)
  291. #ifndef CONFIG_NET_MULTI
  292. #define CONFIG_NET_MULTI 1
  293. #endif
  294. #define CONFIG_MII 1 /* MII PHY management */
  295. #define CONFIG_TSEC1 1
  296. #define CONFIG_TSEC1_NAME "TSEC0"
  297. #define CONFIG_TSEC2 1
  298. #define CONFIG_TSEC2_NAME "TSEC1"
  299. #define TSEC1_PHY_ADDR 0
  300. #define TSEC2_PHY_ADDR 1
  301. #define TSEC1_PHYIDX 0
  302. #define TSEC2_PHYIDX 0
  303. #define TSEC1_FLAGS TSEC_GIGABIT
  304. #define TSEC2_FLAGS TSEC_GIGABIT
  305. /* Options are: TSEC[0-1] */
  306. #define CONFIG_ETHPRIME "TSEC0"
  307. #endif /* CONFIG_TSEC_ENET */
  308. /*
  309. * Environment
  310. */
  311. #define CONFIG_ENV_IS_IN_FLASH 1
  312. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  313. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  314. #define CONFIG_ENV_SIZE 0x2000
  315. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  316. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  317. /*
  318. * BOOTP options
  319. */
  320. #define CONFIG_BOOTP_BOOTFILESIZE
  321. #define CONFIG_BOOTP_BOOTPATH
  322. #define CONFIG_BOOTP_GATEWAY
  323. #define CONFIG_BOOTP_HOSTNAME
  324. /*
  325. * Command line configuration.
  326. */
  327. #include <config_cmd_default.h>
  328. #define CONFIG_CMD_PING
  329. #define CONFIG_CMD_I2C
  330. #define CONFIG_CMD_MII
  331. #define CONFIG_CMD_ELF
  332. #define CONFIG_CMD_IRQ
  333. #define CONFIG_CMD_SETEXPR
  334. #define CONFIG_CMD_REGINFO
  335. #if defined(CONFIG_PCI)
  336. #define CONFIG_CMD_PCI
  337. #endif
  338. #undef CONFIG_WATCHDOG /* watchdog disabled */
  339. /*
  340. * Miscellaneous configurable options
  341. */
  342. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  343. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  344. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  345. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  346. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  347. #if defined(CONFIG_CMD_KGDB)
  348. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  349. #else
  350. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  351. #endif
  352. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  353. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  354. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  355. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  356. /*
  357. * For booting Linux, the board info and command line data
  358. * have to be in the first 64 MB of memory, since this is
  359. * the maximum mapped by the Linux kernel during initialization.
  360. */
  361. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
  362. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  363. #if defined(CONFIG_CMD_KGDB)
  364. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  365. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  366. #endif
  367. /*
  368. * Environment Configuration
  369. */
  370. /* The mac addresses for all ethernet interface */
  371. #if defined(CONFIG_TSEC_ENET)
  372. #define CONFIG_HAS_ETH0
  373. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  374. #define CONFIG_HAS_ETH1
  375. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  376. #define CONFIG_HAS_ETH2
  377. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  378. #endif
  379. #define CONFIG_IPADDR 192.168.1.253
  380. #define CONFIG_HOSTNAME unknown
  381. #define CONFIG_ROOTPATH /nfsroot
  382. #define CONFIG_BOOTFILE your.uImage
  383. #define CONFIG_SERVERIP 192.168.1.1
  384. #define CONFIG_GATEWAYIP 192.168.1.1
  385. #define CONFIG_NETMASK 255.255.255.0
  386. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  387. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  388. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  389. #define CONFIG_BAUDRATE 115200
  390. #define CONFIG_EXTRA_ENV_SETTINGS \
  391. "netdev=eth0\0" \
  392. "consoledev=ttyS1\0" \
  393. "ramdiskaddr=600000\0" \
  394. "ramdiskfile=your.ramdisk.u-boot\0" \
  395. "fdtaddr=400000\0" \
  396. "fdtfile=your.fdt.dtb\0"
  397. #define CONFIG_NFSBOOTCOMMAND \
  398. "setenv bootargs root=/dev/nfs rw " \
  399. "nfsroot=$serverip:$rootpath " \
  400. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  401. "console=$consoledev,$baudrate $othbootargs;" \
  402. "tftp $loadaddr $bootfile;" \
  403. "tftp $fdtaddr $fdtfile;" \
  404. "bootm $loadaddr - $fdtaddr"
  405. #define CONFIG_RAMBOOTCOMMAND \
  406. "setenv bootargs root=/dev/ram rw " \
  407. "console=$consoledev,$baudrate $othbootargs;" \
  408. "tftp $ramdiskaddr $ramdiskfile;" \
  409. "tftp $loadaddr $bootfile;" \
  410. "bootm $loadaddr $ramdiskaddr"
  411. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  412. #endif /* __CONFIG_H */