at91sam9rlek.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/arch/at91sam9rl.h>
  26. #include <asm/arch/at91sam9rl_matrix.h>
  27. #include <asm/arch/at91sam9_smc.h>
  28. #include <asm/arch/at91_pmc.h>
  29. #include <asm/arch/at91_rstc.h>
  30. #include <asm/arch/gpio.h>
  31. #include <asm/arch/io.h>
  32. #include <lcd.h>
  33. #include <atmel_lcdc.h>
  34. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  35. #include <net.h>
  36. #endif
  37. DECLARE_GLOBAL_DATA_PTR;
  38. /* ------------------------------------------------------------------------- */
  39. /*
  40. * Miscelaneous platform dependent initialisations
  41. */
  42. static void at91sam9rlek_serial_hw_init(void)
  43. {
  44. #ifdef CONFIG_USART0
  45. at91_set_A_periph(AT91_PIN_PA6, 1); /* TXD0 */
  46. at91_set_A_periph(AT91_PIN_PA7, 0); /* RXD0 */
  47. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US0);
  48. #endif
  49. #ifdef CONFIG_USART1
  50. at91_set_A_periph(AT91_PIN_PA11, 1); /* TXD1 */
  51. at91_set_A_periph(AT91_PIN_PA12, 0); /* RXD1 */
  52. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US1);
  53. #endif
  54. #ifdef CONFIG_USART2
  55. at91_set_A_periph(AT91_PIN_PA13, 1); /* TXD2 */
  56. at91_set_A_periph(AT91_PIN_PA14, 0); /* RXD2 */
  57. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US2);
  58. #endif
  59. #ifdef CONFIG_USART3 /* DBGU */
  60. at91_set_A_periph(AT91_PIN_PA21, 0); /* DRXD */
  61. at91_set_A_periph(AT91_PIN_PA22, 1); /* DTXD */
  62. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
  63. #endif
  64. }
  65. #ifdef CONFIG_CMD_NAND
  66. static void at91sam9rlek_nand_hw_init(void)
  67. {
  68. unsigned long csa;
  69. /* Enable CS3 */
  70. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  71. at91_sys_write(AT91_MATRIX_EBICSA,
  72. csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  73. /* Configure SMC CS3 for NAND/SmartMedia */
  74. at91_sys_write(AT91_SMC_SETUP(3),
  75. AT91_SMC_NWESETUP_(0) | AT91_SMC_NCS_WRSETUP_(0) |
  76. AT91_SMC_NRDSETUP_(0) | AT91_SMC_NCS_RDSETUP_(0));
  77. at91_sys_write(AT91_SMC_PULSE(3),
  78. AT91_SMC_NWEPULSE_(2) | AT91_SMC_NCS_WRPULSE_(5) |
  79. AT91_SMC_NRDPULSE_(2) | AT91_SMC_NCS_RDPULSE_(5));
  80. at91_sys_write(AT91_SMC_CYCLE(3),
  81. AT91_SMC_NWECYCLE_(7) | AT91_SMC_NRDCYCLE_(7));
  82. at91_sys_write(AT91_SMC_MODE(3),
  83. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  84. AT91_SMC_EXNWMODE_DISABLE |
  85. #ifdef CFG_NAND_DBW_16
  86. AT91_SMC_DBW_16 |
  87. #else /* CFG_NAND_DBW_8 */
  88. AT91_SMC_DBW_8 |
  89. #endif
  90. AT91_SMC_TDF_(1));
  91. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_PIOD);
  92. /* Configure RDY/BSY */
  93. at91_set_gpio_input(AT91_PIN_PD17, 1);
  94. /* Enable NandFlash */
  95. at91_set_gpio_output(AT91_PIN_PB6, 1);
  96. at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
  97. at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
  98. }
  99. #endif
  100. #ifdef CONFIG_HAS_DATAFLASH
  101. static void at91sam9rlek_spi_hw_init(void)
  102. {
  103. at91_set_A_periph(AT91_PIN_PA28, 0); /* SPI0_NPCS0 */
  104. at91_set_A_periph(AT91_PIN_PA25, 0); /* SPI0_MISO */
  105. at91_set_A_periph(AT91_PIN_PA26, 0); /* SPI0_MOSI */
  106. at91_set_A_periph(AT91_PIN_PA27, 0); /* SPI0_SPCK */
  107. /* Enable clock */
  108. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_SPI);
  109. }
  110. #endif
  111. #ifdef CONFIG_LCD
  112. vidinfo_t panel_info = {
  113. vl_col: 240,
  114. vl_row: 320,
  115. vl_clk: 4965000,
  116. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  117. ATMEL_LCDC_INVFRAME_INVERTED,
  118. vl_bpix: 3,
  119. vl_tft: 1,
  120. vl_hsync_len: 5,
  121. vl_left_margin: 1,
  122. vl_right_margin:33,
  123. vl_vsync_len: 1,
  124. vl_upper_margin:1,
  125. vl_lower_margin:0,
  126. mmio: AT91SAM9RL_LCDC_BASE,
  127. };
  128. void lcd_enable(void)
  129. {
  130. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power up */
  131. }
  132. void lcd_disable(void)
  133. {
  134. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power down */
  135. }
  136. static void at91sam9rlek_lcd_hw_init(void)
  137. {
  138. at91_set_B_periph(AT91_PIN_PC1, 0); /* LCDPWR */
  139. at91_set_A_periph(AT91_PIN_PC5, 0); /* LCDHSYNC */
  140. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDDOTCK */
  141. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDDEN */
  142. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDCC */
  143. at91_set_B_periph(AT91_PIN_PC9, 0); /* LCDD3 */
  144. at91_set_B_periph(AT91_PIN_PC10, 0); /* LCDD4 */
  145. at91_set_B_periph(AT91_PIN_PC11, 0); /* LCDD5 */
  146. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD6 */
  147. at91_set_B_periph(AT91_PIN_PC13, 0); /* LCDD7 */
  148. at91_set_B_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  149. at91_set_B_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  150. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD13 */
  151. at91_set_B_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  152. at91_set_B_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  153. at91_set_B_periph(AT91_PIN_PC20, 0); /* LCDD18 */
  154. at91_set_B_periph(AT91_PIN_PC21, 0); /* LCDD19 */
  155. at91_set_B_periph(AT91_PIN_PC22, 0); /* LCDD20 */
  156. at91_set_B_periph(AT91_PIN_PC23, 0); /* LCDD21 */
  157. at91_set_B_periph(AT91_PIN_PC24, 0); /* LCDD22 */
  158. at91_set_B_periph(AT91_PIN_PC25, 0); /* LCDD23 */
  159. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_LCDC);
  160. gd->fb_base = 0;
  161. }
  162. #endif
  163. int board_init(void)
  164. {
  165. /* Enable Ctrlc */
  166. console_init_f();
  167. /* arch number of AT91SAM9RLEK-Board */
  168. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9RLEK;
  169. /* adress of boot parameters */
  170. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  171. at91sam9rlek_serial_hw_init();
  172. #ifdef CONFIG_CMD_NAND
  173. at91sam9rlek_nand_hw_init();
  174. #endif
  175. #ifdef CONFIG_HAS_DATAFLASH
  176. at91sam9rlek_spi_hw_init();
  177. #endif
  178. #ifdef CONFIG_LCD
  179. at91sam9rlek_lcd_hw_init();
  180. #endif
  181. return 0;
  182. }
  183. int dram_init(void)
  184. {
  185. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  186. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  187. return 0;
  188. }