cpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_BOARD_RESET)
  41. void board_reset(void);
  42. #endif
  43. #if defined(CONFIG_440)
  44. #define FREQ_EBC (sys_info.freqEPB)
  45. #elif defined(CONFIG_405EZ)
  46. #define FREQ_EBC ((CONFIG_SYS_CLK_FREQ * sys_info.pllFbkDiv) / \
  47. sys_info.pllExtBusDiv)
  48. #else
  49. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  50. #endif
  51. #if defined(CONFIG_405GP) || \
  52. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  53. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  54. #define PCI_ASYNC
  55. int pci_async_enabled(void)
  56. {
  57. #if defined(CONFIG_405GP)
  58. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  59. #endif
  60. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  61. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  62. unsigned long val;
  63. mfsdr(sdr_sdstp1, val);
  64. return (val & SDR0_SDSTP1_PAME_MASK);
  65. #endif
  66. }
  67. #endif
  68. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  69. int pci_arbiter_enabled(void)
  70. {
  71. #if defined(CONFIG_405GP)
  72. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  73. #endif
  74. #if defined(CONFIG_405EP)
  75. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  76. #endif
  77. #if defined(CONFIG_440GP)
  78. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  79. #endif
  80. #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  81. unsigned long val;
  82. mfsdr(sdr_xcr, val);
  83. return (val & 0x80000000);
  84. #endif
  85. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  86. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  87. unsigned long val;
  88. mfsdr(sdr_pci0, val);
  89. return (val & 0x80000000);
  90. #endif
  91. }
  92. #endif
  93. #if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
  94. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  95. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  96. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  97. #define I2C_BOOTROM
  98. int i2c_bootrom_enabled(void)
  99. {
  100. #if defined(CONFIG_405EP)
  101. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  102. #else
  103. unsigned long val;
  104. mfsdr(sdr_sdcs, val);
  105. return (val & SDR0_SDCS_SDD);
  106. #endif
  107. }
  108. #endif
  109. #if defined(CONFIG_440GX)
  110. #define SDR0_PINSTP_SHIFT 29
  111. static char *bootstrap_str[] = {
  112. "EBC (16 bits)",
  113. "EBC (8 bits)",
  114. "EBC (32 bits)",
  115. "EBC (8 bits)",
  116. "PCI",
  117. "I2C (Addr 0x54)",
  118. "Reserved",
  119. "I2C (Addr 0x50)",
  120. };
  121. static char bootstrap_char[] = { 'A', 'B', 'C', 'B', 'D', 'E', 'x', 'F' };
  122. #endif
  123. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  124. #define SDR0_PINSTP_SHIFT 30
  125. static char *bootstrap_str[] = {
  126. "EBC (8 bits)",
  127. "PCI",
  128. "I2C (Addr 0x54)",
  129. "I2C (Addr 0x50)",
  130. };
  131. static char bootstrap_char[] = { 'A', 'B', 'C', 'D'};
  132. #endif
  133. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  134. #define SDR0_PINSTP_SHIFT 29
  135. static char *bootstrap_str[] = {
  136. "EBC (8 bits)",
  137. "PCI",
  138. "NAND (8 bits)",
  139. "EBC (16 bits)",
  140. "EBC (16 bits)",
  141. "I2C (Addr 0x54)",
  142. "PCI",
  143. "I2C (Addr 0x52)",
  144. };
  145. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
  146. #endif
  147. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  148. #define SDR0_PINSTP_SHIFT 29
  149. static char *bootstrap_str[] = {
  150. "EBC (8 bits)",
  151. "EBC (16 bits)",
  152. "EBC (16 bits)",
  153. "NAND (8 bits)",
  154. "PCI",
  155. "I2C (Addr 0x54)",
  156. "PCI",
  157. "I2C (Addr 0x52)",
  158. };
  159. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
  160. #endif
  161. #if defined(CONFIG_405EZ)
  162. #define SDR0_PINSTP_SHIFT 28
  163. static char *bootstrap_str[] = {
  164. "EBC (8 bits)",
  165. "SPI (fast)",
  166. "NAND (512 page, 4 addr cycle)",
  167. "I2C (Addr 0x50)",
  168. "EBC (32 bits)",
  169. "I2C (Addr 0x50)",
  170. "NAND (2K page, 5 addr cycle)",
  171. "I2C (Addr 0x50)",
  172. "EBC (16 bits)",
  173. "Reserved",
  174. "NAND (2K page, 4 addr cycle)",
  175. "I2C (Addr 0x50)",
  176. "NAND (512 page, 3 addr cycle)",
  177. "I2C (Addr 0x50)",
  178. "SPI (slow)",
  179. "I2C (Addr 0x50)",
  180. };
  181. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'F', 'G', 'H', \
  182. 'I', 'x', 'K', 'L', 'M', 'N', 'O', 'P' };
  183. #endif
  184. #if defined(SDR0_PINSTP_SHIFT)
  185. static int bootstrap_option(void)
  186. {
  187. unsigned long val;
  188. mfsdr(SDR_PINSTP, val);
  189. return ((val & 0xf0000000) >> SDR0_PINSTP_SHIFT);
  190. }
  191. #endif /* SDR0_PINSTP_SHIFT */
  192. #if defined(CONFIG_440)
  193. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  194. #endif
  195. int checkcpu (void)
  196. {
  197. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  198. uint pvr = get_pvr();
  199. ulong clock = gd->cpu_clk;
  200. char buf[32];
  201. #if !defined(CONFIG_IOP480)
  202. char addstr[64] = "";
  203. sys_info_t sys_info;
  204. puts ("CPU: ");
  205. get_sys_info(&sys_info);
  206. puts("AMCC PowerPC 4");
  207. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  208. defined(CONFIG_405EP) || defined(CONFIG_405EZ)
  209. puts("05");
  210. #endif
  211. #if defined(CONFIG_440)
  212. puts("40");
  213. #endif
  214. switch (pvr) {
  215. case PVR_405GP_RB:
  216. puts("GP Rev. B");
  217. break;
  218. case PVR_405GP_RC:
  219. puts("GP Rev. C");
  220. break;
  221. case PVR_405GP_RD:
  222. puts("GP Rev. D");
  223. break;
  224. #ifdef CONFIG_405GP
  225. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  226. puts("GP Rev. E");
  227. break;
  228. #endif
  229. case PVR_405CR_RA:
  230. puts("CR Rev. A");
  231. break;
  232. case PVR_405CR_RB:
  233. puts("CR Rev. B");
  234. break;
  235. #ifdef CONFIG_405CR
  236. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  237. puts("CR Rev. C");
  238. break;
  239. #endif
  240. case PVR_405GPR_RB:
  241. puts("GPr Rev. B");
  242. break;
  243. case PVR_405EP_RB:
  244. puts("EP Rev. B");
  245. break;
  246. case PVR_405EZ_RA:
  247. puts("EZ Rev. A");
  248. break;
  249. #if defined(CONFIG_440)
  250. case PVR_440GP_RB:
  251. puts("GP Rev. B");
  252. /* See errata 1.12: CHIP_4 */
  253. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  254. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  255. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  256. "Resetting chip ...\n");
  257. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  258. do_chip_reset ( mfdcr(cpc0_strp0),
  259. mfdcr(cpc0_strp1) );
  260. }
  261. break;
  262. case PVR_440GP_RC:
  263. puts("GP Rev. C");
  264. break;
  265. case PVR_440GX_RA:
  266. puts("GX Rev. A");
  267. break;
  268. case PVR_440GX_RB:
  269. puts("GX Rev. B");
  270. break;
  271. case PVR_440GX_RC:
  272. puts("GX Rev. C");
  273. break;
  274. case PVR_440GX_RF:
  275. puts("GX Rev. F");
  276. break;
  277. case PVR_440EP_RA:
  278. puts("EP Rev. A");
  279. break;
  280. #ifdef CONFIG_440EP
  281. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  282. puts("EP Rev. B");
  283. break;
  284. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  285. puts("EP Rev. C");
  286. break;
  287. #endif /* CONFIG_440EP */
  288. #ifdef CONFIG_440GR
  289. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  290. puts("GR Rev. A");
  291. break;
  292. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  293. puts("GR Rev. B");
  294. break;
  295. #endif /* CONFIG_440GR */
  296. #endif /* CONFIG_440 */
  297. #ifdef CONFIG_440EPX
  298. case PVR_440EPX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  299. puts("EPx Rev. A");
  300. strcpy(addstr, "Security/Kasumi support");
  301. break;
  302. case PVR_440EPX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  303. puts("EPx Rev. A");
  304. strcpy(addstr, "No Security/Kasumi support");
  305. break;
  306. #endif /* CONFIG_440EPX */
  307. #ifdef CONFIG_440GRX
  308. case PVR_440GRX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  309. puts("GRx Rev. A");
  310. strcpy(addstr, "Security/Kasumi support");
  311. break;
  312. case PVR_440GRX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  313. puts("GRx Rev. A");
  314. strcpy(addstr, "No Security/Kasumi support");
  315. break;
  316. #endif /* CONFIG_440GRX */
  317. case PVR_440SP_6_RAB:
  318. puts("SP Rev. A/B");
  319. strcpy(addstr, "RAID 6 support");
  320. break;
  321. case PVR_440SP_RAB:
  322. puts("SP Rev. A/B");
  323. strcpy(addstr, "No RAID 6 support");
  324. break;
  325. case PVR_440SP_6_RC:
  326. puts("SP Rev. C");
  327. strcpy(addstr, "RAID 6 support");
  328. break;
  329. case PVR_440SP_RC:
  330. puts("SP Rev. C");
  331. strcpy(addstr, "No RAID 6 support");
  332. break;
  333. case PVR_440SPe_6_RA:
  334. puts("SPe Rev. A");
  335. strcpy(addstr, "RAID 6 support");
  336. break;
  337. case PVR_440SPe_RA:
  338. puts("SPe Rev. A");
  339. strcpy(addstr, "No RAID 6 support");
  340. break;
  341. case PVR_440SPe_6_RB:
  342. puts("SPe Rev. B");
  343. strcpy(addstr, "RAID 6 support");
  344. break;
  345. case PVR_440SPe_RB:
  346. puts("SPe Rev. B");
  347. strcpy(addstr, "No RAID 6 support");
  348. break;
  349. default:
  350. printf (" UNKNOWN (PVR=%08x)", pvr);
  351. break;
  352. }
  353. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  354. sys_info.freqPLB / 1000000,
  355. get_OPB_freq() / 1000000,
  356. FREQ_EBC / 1000000);
  357. if (addstr[0] != 0)
  358. printf(" %s\n", addstr);
  359. #if defined(I2C_BOOTROM)
  360. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  361. #endif /* I2C_BOOTROM */
  362. #if defined(SDR0_PINSTP_SHIFT)
  363. printf (" Bootstrap Option %c - ", bootstrap_char[bootstrap_option()]);
  364. printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
  365. #endif /* SDR0_PINSTP_SHIFT */
  366. #if defined(CONFIG_PCI)
  367. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  368. #endif
  369. #if defined(PCI_ASYNC)
  370. if (pci_async_enabled()) {
  371. printf (", PCI async ext clock used");
  372. } else {
  373. printf (", PCI sync clock at %lu MHz",
  374. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  375. }
  376. #endif
  377. #if defined(CONFIG_PCI)
  378. putc('\n');
  379. #endif
  380. #if defined(CONFIG_405EP) || defined(CONFIG_405EZ)
  381. printf (" 16 kB I-Cache 16 kB D-Cache");
  382. #elif defined(CONFIG_440)
  383. printf (" 32 kB I-Cache 32 kB D-Cache");
  384. #else
  385. printf (" 16 kB I-Cache %d kB D-Cache",
  386. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  387. #endif
  388. #endif /* !defined(CONFIG_IOP480) */
  389. #if defined(CONFIG_IOP480)
  390. printf ("PLX IOP480 (PVR=%08x)", pvr);
  391. printf (" at %s MHz:", strmhz(buf, clock));
  392. printf (" %u kB I-Cache", 4);
  393. printf (" %u kB D-Cache", 2);
  394. #endif
  395. #endif /* !defined(CONFIG_405) */
  396. putc ('\n');
  397. return 0;
  398. }
  399. #if defined (CONFIG_440SPE)
  400. int ppc440spe_revB() {
  401. unsigned int pvr;
  402. pvr = get_pvr();
  403. if ((pvr == PVR_440SPe_6_RB) || (pvr == PVR_440SPe_RB))
  404. return 1;
  405. else
  406. return 0;
  407. }
  408. #endif
  409. /* ------------------------------------------------------------------------- */
  410. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  411. {
  412. #if defined(CONFIG_BOARD_RESET)
  413. board_reset();
  414. #else
  415. #if defined(CFG_4xx_RESET_TYPE)
  416. mtspr(dbcr0, CFG_4xx_RESET_TYPE << 28);
  417. #else
  418. /*
  419. * Initiate system reset in debug control register DBCR
  420. */
  421. mtspr(dbcr0, 0x30000000);
  422. #endif /* defined(CFG_4xx_RESET_TYPE) */
  423. #endif /* defined(CONFIG_BOARD_RESET) */
  424. return 1;
  425. }
  426. #if defined(CONFIG_440)
  427. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  428. {
  429. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  430. * reset.
  431. */
  432. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  433. mtdcr (cpc0_sys0, sys0);
  434. mtdcr (cpc0_sys1, sys1);
  435. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  436. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  437. return 1;
  438. }
  439. #endif
  440. /*
  441. * Get timebase clock frequency
  442. */
  443. unsigned long get_tbclk (void)
  444. {
  445. #if !defined(CONFIG_IOP480)
  446. sys_info_t sys_info;
  447. get_sys_info(&sys_info);
  448. return (sys_info.freqProcessor);
  449. #else
  450. return (66000000);
  451. #endif
  452. }
  453. #if defined(CONFIG_WATCHDOG)
  454. void
  455. watchdog_reset(void)
  456. {
  457. int re_enable = disable_interrupts();
  458. reset_4xx_watchdog();
  459. if (re_enable) enable_interrupts();
  460. }
  461. void
  462. reset_4xx_watchdog(void)
  463. {
  464. /*
  465. * Clear TSR(WIS) bit
  466. */
  467. mtspr(tsr, 0x40000000);
  468. }
  469. #endif /* CONFIG_WATCHDOG */