mem.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments, <www.ti.com>
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _MEM_H_
  25. #define _MEM_H_
  26. #define CS0 0x0
  27. #define CS1 0x1 /* mirror CS1 regs appear offset 0x30 from CS0 */
  28. #ifndef __ASSEMBLY__
  29. enum {
  30. STACKED = 0,
  31. IP_DDR = 1,
  32. COMBO_DDR = 2,
  33. IP_SDR = 3,
  34. };
  35. #endif /* __ASSEMBLY__ */
  36. #define EARLY_INIT 1
  37. /* Slower full frequency range default timings for x32 operation*/
  38. #define SDRC_SHARING 0x00000100
  39. #define SDRC_MR_0_SDR 0x00000031
  40. #define DLL_OFFSET 0
  41. #define DLL_WRITEDDRCLKX2DIS 1
  42. #define DLL_ENADLL 1
  43. #define DLL_LOCKDLL 0
  44. #define DLL_DLLPHASE_72 0
  45. #define DLL_DLLPHASE_90 1
  46. /* rkw - need to find of 90/72 degree recommendation for speed like before */
  47. #define SDP_SDRC_DLLAB_CTRL ((DLL_ENADLL << 3) | \
  48. (DLL_LOCKDLL << 2) | (DLL_DLLPHASE_90 << 1))
  49. /* Helper macros to arrive at value of the SDRC_ACTIM_CTRLA register. */
  50. #define ACTIM_CTRLA_TRFC(v) (((v) & 0x1F) << 27) /* 31:27 */
  51. #define ACTIM_CTRLA_TRC(v) (((v) & 0x1F) << 22) /* 26:22 */
  52. #define ACTIM_CTRLA_TRAS(v) (((v) & 0x0F) << 18) /* 21:18 */
  53. #define ACTIM_CTRLA_TRP(v) (((v) & 0x07) << 15) /* 17:15 */
  54. #define ACTIM_CTRLA_TRCD(v) (((v) & 0x07) << 12) /* 14:12 */
  55. #define ACTIM_CTRLA_TRRD(v) (((v) & 0x07) << 9) /* 11:9 */
  56. #define ACTIM_CTRLA_TDPL(v) (((v) & 0x07) << 6) /* 8:6 */
  57. #define ACTIM_CTRLA_TDAL(v) (v & 0x1F) /* 4:0 */
  58. #define ACTIM_CTRLA(a,b,c,d,e,f,g,h) \
  59. ACTIM_CTRLA_TRFC(a) | \
  60. ACTIM_CTRLA_TRC(b) | \
  61. ACTIM_CTRLA_TRAS(b) | \
  62. ACTIM_CTRLA_TRP(d) | \
  63. ACTIM_CTRLA_TRCD(e) | \
  64. ACTIM_CTRLA_TRRD(f) | \
  65. ACTIM_CTRLA_TDPL(g) | \
  66. ACTIM_CTRLA_TDAL(h)
  67. /* Helper macros to arrive at value of the SDRC_ACTIM_CTRLB register. */
  68. #define ACTIM_CTRLB_TWTR(v) (((v) & 0x03) << 16) /* 17:16 */
  69. #define ACTIM_CTRLB_TCKE(v) (((v) & 0x07) << 12) /* 14:12 */
  70. #define ACTIM_CTRLB_TXP(v) (((v) & 0x07) << 8) /* 10:8 */
  71. #define ACTIM_CTRLB_TXSR(v) (v & 0xFF) /* 7:0 */
  72. #define ACTIM_CTRLB(a,b,c,d) \
  73. ACTIM_CTRLB_TWTR(a) | \
  74. ACTIM_CTRLB_TCKE(b) | \
  75. ACTIM_CTRLB_TXP(b) | \
  76. ACTIM_CTRLB_TXSR(d)
  77. /* Infineon part of 3430SDP (165MHz optimized) 6.06ns
  78. * ACTIMA
  79. * TDAL = Twr/Tck + Trp/tck = 15/6 + 18/6 = 2.5 + 3 = 5.5 -> 6
  80. * TDPL (Twr) = 15/6 = 2.5 -> 3
  81. * TRRD = 12/6 = 2
  82. * TRCD = 18/6 = 3
  83. * TRP = 18/6 = 3
  84. * TRAS = 42/6 = 7
  85. * TRC = 60/6 = 10
  86. * TRFC = 72/6 = 12
  87. * ACTIMB
  88. * TCKE = 2
  89. * XSR = 120/6 = 20
  90. */
  91. #define INFINEON_TDAL_165 6
  92. #define INFINEON_TDPL_165 3
  93. #define INFINEON_TRRD_165 2
  94. #define INFINEON_TRCD_165 3
  95. #define INFINEON_TRP_165 3
  96. #define INFINEON_TRAS_165 7
  97. #define INFINEON_TRC_165 10
  98. #define INFINEON_TRFC_165 12
  99. #define INFINEON_V_ACTIMA_165 \
  100. ACTIM_CTRLA(INFINEON_TRFC_165, INFINEON_TRC_165, \
  101. INFINEON_TRAS_165, INFINEON_TRP_165, \
  102. INFINEON_TRCD_165, INFINEON_TRRD_165, \
  103. INFINEON_TDPL_165, INFINEON_TDAL_165)
  104. #define INFINEON_TWTR_165 1
  105. #define INFINEON_TCKE_165 2
  106. #define INFINEON_TXP_165 2
  107. #define INFINEON_XSR_165 20
  108. #define INFINEON_V_ACTIMB_165 \
  109. ACTIM_CTRLB(INFINEON_TWTR_165, INFINEON_TCKE_165, \
  110. INFINEON_TXP_165, INFINEON_XSR_165)
  111. /* Micron part of 3430 EVM (165MHz optimized) 6.06ns
  112. * ACTIMA
  113. * TDAL = Twr/Tck + Trp/tck= 15/6 + 18 /6 = 2.5 + 3 = 5.5 -> 6
  114. * TDPL (Twr) = 15/6 = 2.5 -> 3
  115. * TRRD = 12/6 = 2
  116. * TRCD = 18/6 = 3
  117. * TRP = 18/6 = 3
  118. * TRAS = 42/6 = 7
  119. * TRC = 60/6 = 10
  120. * TRFC = 125/6 = 21
  121. * ACTIMB
  122. * TWTR = 1
  123. * TCKE = 1
  124. * TXSR = 138/6 = 23
  125. * TXP = 25/6 = 4.1 ~5
  126. */
  127. #define MICRON_TDAL_165 6
  128. #define MICRON_TDPL_165 3
  129. #define MICRON_TRRD_165 2
  130. #define MICRON_TRCD_165 3
  131. #define MICRON_TRP_165 3
  132. #define MICRON_TRAS_165 7
  133. #define MICRON_TRC_165 10
  134. #define MICRON_TRFC_165 21
  135. #define MICRON_V_ACTIMA_165 \
  136. ACTIM_CTRLA(MICRON_TRFC_165, MICRON_TRC_165, \
  137. MICRON_TRAS_165, MICRON_TRP_165, \
  138. MICRON_TRCD_165, MICRON_TRRD_165, \
  139. MICRON_TDPL_165, MICRON_TDAL_165)
  140. #define MICRON_TWTR_165 1
  141. #define MICRON_TCKE_165 1
  142. #define MICRON_XSR_165 23
  143. #define MICRON_TXP_165 5
  144. #define MICRON_V_ACTIMB_165 \
  145. ACTIM_CTRLB(MICRON_TWTR_165, MICRON_TCKE_165, \
  146. MICRON_TXP_165, MICRON_XSR_165)
  147. #define MICRON_RAMTYPE 0x1
  148. #define MICRON_DDRTYPE 0x0
  149. #define MICRON_DEEPPD 0x1
  150. #define MICRON_B32NOT16 0x1
  151. #define MICRON_BANKALLOCATION 0x2
  152. #define MICRON_RAMSIZE ((PHYS_SDRAM_1_SIZE/(1024*1024))/2)
  153. #define MICRON_ADDRMUXLEGACY 0x1
  154. #define MICRON_CASWIDTH 0x5
  155. #define MICRON_RASWIDTH 0x2
  156. #define MICRON_LOCKSTATUS 0x0
  157. #define MICRON_V_MCFG ((MICRON_LOCKSTATUS << 30) | (MICRON_RASWIDTH << 24) | \
  158. (MICRON_CASWIDTH << 20) | (MICRON_ADDRMUXLEGACY << 19) | \
  159. (MICRON_RAMSIZE << 8) | (MICRON_BANKALLOCATION << 6) | \
  160. (MICRON_B32NOT16 << 4) | (MICRON_DEEPPD << 3) | \
  161. (MICRON_DDRTYPE << 2) | (MICRON_RAMTYPE))
  162. #define MICRON_ARCV 2030
  163. #define MICRON_ARE 0x1
  164. #define MICRON_V_RFR_CTRL ((MICRON_ARCV << 8) | (MICRON_ARE))
  165. #define MICRON_BL 0x2
  166. #define MICRON_SIL 0x0
  167. #define MICRON_CASL 0x3
  168. #define MICRON_WBST 0x0
  169. #define MICRON_V_MR ((MICRON_WBST << 9) | (MICRON_CASL << 4) | \
  170. (MICRON_SIL << 3) | (MICRON_BL))
  171. /*
  172. * NUMONYX part of IGEP v2 (165MHz optimized) 6.06ns
  173. * ACTIMA
  174. * TDAL = Twr/Tck + Trp/tck = 15/6 + 18/6 = 2.5 + 3 = 5.5 -> 6
  175. * TDPL (Twr) = 15/6 = 2.5 -> 3
  176. * TRRD = 12/6 = 2
  177. * TRCD = 22.5/6 = 3.75 -> 4
  178. * TRP = 18/6 = 3
  179. * TRAS = 42/6 = 7
  180. * TRC = 60/6 = 10
  181. * TRFC = 140/6 = 23.3 -> 24
  182. * ACTIMB
  183. * TWTR = 2
  184. * TCKE = 2
  185. * TXSR = 200/6 = 33.3 -> 34
  186. * TXP = 1.0 + 1.1 = 2.1 -> 3
  187. */
  188. #define NUMONYX_TDAL_165 6
  189. #define NUMONYX_TDPL_165 3
  190. #define NUMONYX_TRRD_165 2
  191. #define NUMONYX_TRCD_165 4
  192. #define NUMONYX_TRP_165 3
  193. #define NUMONYX_TRAS_165 7
  194. #define NUMONYX_TRC_165 10
  195. #define NUMONYX_TRFC_165 24
  196. #define NUMONYX_V_ACTIMA_165 \
  197. ACTIM_CTRLA(NUMONYX_TRFC_165, NUMONYX_TRC_165, \
  198. NUMONYX_TRAS_165, NUMONYX_TRP_165, \
  199. NUMONYX_TRCD_165, NUMONYX_TRRD_165, \
  200. NUMONYX_TDPL_165, NUMONYX_TDAL_165)
  201. #define NUMONYX_TWTR_165 2
  202. #define NUMONYX_TCKE_165 2
  203. #define NUMONYX_TXP_165 3
  204. #define NUMONYX_XSR_165 34
  205. #define NUMONYX_V_ACTIMB_165 \
  206. ACTIM_CTRLB(NUMONYX_TWTR_165, NUMONYX_TCKE_165, \
  207. NUMONYX_TXP_165, NUMONYX_XSR_165)
  208. #ifdef CONFIG_OMAP3_INFINEON_DDR
  209. #define V_ACTIMA_165 INFINEON_V_ACTIMA_165
  210. #define V_ACTIMB_165 INFINEON_V_ACTIMB_165
  211. #endif
  212. #ifdef CONFIG_OMAP3_MICRON_DDR
  213. #define V_ACTIMA_165 MICRON_V_ACTIMA_165
  214. #define V_ACTIMB_165 MICRON_V_ACTIMB_165
  215. #define V_MCFG MICRON_V_MCFG
  216. #define V_RFR_CTRL MICRON_V_RFR_CTRL
  217. #define V_MR MICRON_V_MR
  218. #endif
  219. #ifdef CONFIG_OMAP3_NUMONYX_DDR
  220. #define V_ACTIMA_165 NUMONYX_V_ACTIMA_165
  221. #define V_ACTIMB_165 NUMONYX_V_ACTIMB_165
  222. #endif
  223. #if !defined(V_ACTIMA_165) || !defined(V_ACTIMB_165)
  224. #error "Please choose the right DDR type in config header"
  225. #endif
  226. #if defined(CONFIG_SPL_BUILD) && (!defined(V_MCFG) || !defined(V_RFR_CTRL))
  227. #error "Please choose the right DDR type in config header"
  228. #endif
  229. /*
  230. * GPMC settings -
  231. * Definitions is as per the following format
  232. * #define <PART>_GPMC_CONFIG<x> <value>
  233. * Where:
  234. * PART is the part name e.g. STNOR - Intel Strata Flash
  235. * x is GPMC config registers from 1 to 6 (there will be 6 macros)
  236. * Value is corresponding value
  237. *
  238. * For every valid PRCM configuration there should be only one definition of
  239. * the same. if values are independent of the board, this definition will be
  240. * present in this file if values are dependent on the board, then this should
  241. * go into corresponding mem-boardName.h file
  242. *
  243. * Currently valid part Names are (PART):
  244. * STNOR - Intel Strata Flash
  245. * SMNAND - Samsung NAND
  246. * MPDB - H4 MPDB board
  247. * SBNOR - Sibley NOR
  248. * MNAND - Micron Large page x16 NAND
  249. * ONNAND - Samsung One NAND
  250. *
  251. * include/configs/file.h contains the defn - for all CS we are interested
  252. * #define OMAP34XX_GPMC_CSx PART
  253. * #define OMAP34XX_GPMC_CSx_SIZE Size
  254. * #define OMAP34XX_GPMC_CSx_MAP Map
  255. * Where:
  256. * x - CS number
  257. * PART - Part Name as defined above
  258. * SIZE - how big is the mapping to be
  259. * GPMC_SIZE_128M - 0x8
  260. * GPMC_SIZE_64M - 0xC
  261. * GPMC_SIZE_32M - 0xE
  262. * GPMC_SIZE_16M - 0xF
  263. * MAP - Map this CS to which address(GPMC address space)- Absolute address
  264. * >>24 before being used.
  265. */
  266. #define GPMC_SIZE_128M 0x8
  267. #define GPMC_SIZE_64M 0xC
  268. #define GPMC_SIZE_32M 0xE
  269. #define GPMC_SIZE_16M 0xF
  270. #define SMNAND_GPMC_CONFIG1 0x00000800
  271. #define SMNAND_GPMC_CONFIG2 0x00141400
  272. #define SMNAND_GPMC_CONFIG3 0x00141400
  273. #define SMNAND_GPMC_CONFIG4 0x0F010F01
  274. #define SMNAND_GPMC_CONFIG5 0x010C1414
  275. #define SMNAND_GPMC_CONFIG6 0x1F0F0A80
  276. #define SMNAND_GPMC_CONFIG7 0x00000C44
  277. #define M_NAND_GPMC_CONFIG1 0x00001800
  278. #define M_NAND_GPMC_CONFIG2 0x00141400
  279. #define M_NAND_GPMC_CONFIG3 0x00141400
  280. #define M_NAND_GPMC_CONFIG4 0x0F010F01
  281. #define M_NAND_GPMC_CONFIG5 0x010C1414
  282. #define M_NAND_GPMC_CONFIG6 0x1f0f0A80
  283. #define M_NAND_GPMC_CONFIG7 0x00000C44
  284. #define STNOR_GPMC_CONFIG1 0x3
  285. #define STNOR_GPMC_CONFIG2 0x00151501
  286. #define STNOR_GPMC_CONFIG3 0x00060602
  287. #define STNOR_GPMC_CONFIG4 0x11091109
  288. #define STNOR_GPMC_CONFIG5 0x01141F1F
  289. #define STNOR_GPMC_CONFIG6 0x000004c4
  290. #define SIBNOR_GPMC_CONFIG1 0x1200
  291. #define SIBNOR_GPMC_CONFIG2 0x001f1f00
  292. #define SIBNOR_GPMC_CONFIG3 0x00080802
  293. #define SIBNOR_GPMC_CONFIG4 0x1C091C09
  294. #define SIBNOR_GPMC_CONFIG5 0x01131F1F
  295. #define SIBNOR_GPMC_CONFIG6 0x1F0F03C2
  296. #define SDPV2_MPDB_GPMC_CONFIG1 0x00611200
  297. #define SDPV2_MPDB_GPMC_CONFIG2 0x001F1F01
  298. #define SDPV2_MPDB_GPMC_CONFIG3 0x00080803
  299. #define SDPV2_MPDB_GPMC_CONFIG4 0x1D091D09
  300. #define SDPV2_MPDB_GPMC_CONFIG5 0x041D1F1F
  301. #define SDPV2_MPDB_GPMC_CONFIG6 0x1D0904C4
  302. #define MPDB_GPMC_CONFIG1 0x00011000
  303. #define MPDB_GPMC_CONFIG2 0x001f1f01
  304. #define MPDB_GPMC_CONFIG3 0x00080803
  305. #define MPDB_GPMC_CONFIG4 0x1c0b1c0a
  306. #define MPDB_GPMC_CONFIG5 0x041f1F1F
  307. #define MPDB_GPMC_CONFIG6 0x1F0F04C4
  308. #define P2_GPMC_CONFIG1 0x0
  309. #define P2_GPMC_CONFIG2 0x0
  310. #define P2_GPMC_CONFIG3 0x0
  311. #define P2_GPMC_CONFIG4 0x0
  312. #define P2_GPMC_CONFIG5 0x0
  313. #define P2_GPMC_CONFIG6 0x0
  314. #define ONENAND_GPMC_CONFIG1 0x00001200
  315. #define ONENAND_GPMC_CONFIG2 0x000F0F01
  316. #define ONENAND_GPMC_CONFIG3 0x00030301
  317. #define ONENAND_GPMC_CONFIG4 0x0F040F04
  318. #define ONENAND_GPMC_CONFIG5 0x010F1010
  319. #define ONENAND_GPMC_CONFIG6 0x1F060000
  320. #define NET_GPMC_CONFIG1 0x00001000
  321. #define NET_GPMC_CONFIG2 0x001e1e01
  322. #define NET_GPMC_CONFIG3 0x00080300
  323. #define NET_GPMC_CONFIG4 0x1c091c09
  324. #define NET_GPMC_CONFIG5 0x04181f1f
  325. #define NET_GPMC_CONFIG6 0x00000FCF
  326. #define NET_GPMC_CONFIG7 0x00000f6c
  327. /* max number of GPMC Chip Selects */
  328. #define GPMC_MAX_CS 8
  329. /* max number of GPMC regs */
  330. #define GPMC_MAX_REG 7
  331. #define PISMO1_NOR 1
  332. #define PISMO1_NAND 2
  333. #define PISMO2_CS0 3
  334. #define PISMO2_CS1 4
  335. #define PISMO1_ONENAND 5
  336. #define DBG_MPDB 6
  337. #define PISMO2_NAND_CS0 7
  338. #define PISMO2_NAND_CS1 8
  339. /* make it readable for the gpmc_init */
  340. #define PISMO1_NOR_BASE FLASH_BASE
  341. #define PISMO1_NAND_BASE NAND_BASE
  342. #define PISMO2_CS0_BASE PISMO2_MAP1
  343. #define PISMO1_ONEN_BASE ONENAND_MAP
  344. #define DBG_MPDB_BASE DEBUG_BASE
  345. #ifndef __ASSEMBLY__
  346. /* Function prototypes */
  347. void mem_init(void);
  348. u32 is_mem_sdr(void);
  349. u32 mem_ok(u32 cs);
  350. u32 get_sdr_cs_size(u32);
  351. u32 get_sdr_cs_offset(u32);
  352. #endif /* __ASSEMBLY__ */
  353. #endif /* endif _MEM_H_ */