cpu.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * Copyright 2006 Freescale Semiconductor
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <watchdog.h>
  26. #include <command.h>
  27. #include <asm/cache.h>
  28. #include <asm/mmu.h>
  29. #include <mpc86xx.h>
  30. #include <asm/fsl_law.h>
  31. int
  32. checkcpu(void)
  33. {
  34. sys_info_t sysinfo;
  35. uint pvr, svr;
  36. uint ver;
  37. uint major, minor;
  38. uint lcrr; /* local bus clock ratio register */
  39. uint clkdiv; /* clock divider portion of lcrr */
  40. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  41. volatile ccsr_gur_t *gur = &immap->im_gur;
  42. puts("Freescale PowerPC\n");
  43. pvr = get_pvr();
  44. ver = PVR_VER(pvr);
  45. major = PVR_MAJ(pvr);
  46. minor = PVR_MIN(pvr);
  47. puts("CPU:\n");
  48. puts(" Core: ");
  49. switch (ver) {
  50. case PVR_VER(PVR_86xx):
  51. {
  52. uint msscr0 = mfspr(MSSCR0);
  53. printf("E600 Core %d", (msscr0 & 0x20) ? 1 : 0 );
  54. if (gur->pordevsr & MPC86xx_PORDEVSR_CORE1TE)
  55. puts("\n Core1Translation Enabled");
  56. debug(" (MSSCR0=%x, PORDEVSR=%x)", msscr0, gur->pordevsr);
  57. }
  58. break;
  59. default:
  60. puts("Unknown");
  61. break;
  62. }
  63. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  64. svr = get_svr();
  65. ver = SVR_SOC_VER(svr);
  66. major = SVR_MAJ(svr);
  67. minor = SVR_MIN(svr);
  68. puts(" System: ");
  69. switch (ver) {
  70. case SVR_8641:
  71. if (SVR_SUBVER(svr) == 1) {
  72. puts("8641D");
  73. } else {
  74. puts("8641");
  75. }
  76. break;
  77. case SVR_8610:
  78. puts("8610");
  79. break;
  80. default:
  81. puts("Unknown");
  82. break;
  83. }
  84. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  85. get_sys_info(&sysinfo);
  86. puts(" Clocks: ");
  87. printf("CPU:%4lu MHz, ", sysinfo.freqProcessor / 1000000);
  88. printf("MPX:%4lu MHz, ", sysinfo.freqSystemBus / 1000000);
  89. printf("DDR:%4lu MHz, ", sysinfo.freqSystemBus / 2000000);
  90. #if defined(CFG_LBC_LCRR)
  91. lcrr = CFG_LBC_LCRR;
  92. #else
  93. {
  94. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  95. volatile ccsr_lbc_t *lbc = &immap->im_lbc;
  96. lcrr = lbc->lcrr;
  97. }
  98. #endif
  99. clkdiv = lcrr & 0x0f;
  100. if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
  101. printf("LBC:%4lu MHz\n",
  102. sysinfo.freqSystemBus / 1000000 / clkdiv);
  103. } else {
  104. printf(" LBC: unknown (lcrr: 0x%08x)\n", lcrr);
  105. }
  106. puts(" L2: ");
  107. if (get_l2cr() & 0x80000000)
  108. puts("Enabled\n");
  109. else
  110. puts("Disabled\n");
  111. return 0;
  112. }
  113. static inline void
  114. soft_restart(unsigned long addr)
  115. {
  116. #if !defined(CONFIG_MPC8641HPCN) && !defined(CONFIG_MPC8610HPCD)
  117. /*
  118. * SRR0 has system reset vector, SRR1 has default MSR value
  119. * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
  120. */
  121. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  122. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  123. __asm__ __volatile__ ("mtspr 27, 4");
  124. __asm__ __volatile__ ("rfi");
  125. #else /* CONFIG_MPC8641HPCN */
  126. out8(PIXIS_BASE + PIXIS_RST, 0);
  127. #endif /* !CONFIG_MPC8641HPCN */
  128. while (1) ; /* not reached */
  129. }
  130. /*
  131. * No generic way to do board reset. Simply call soft_reset.
  132. */
  133. void
  134. do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  135. {
  136. #if !defined(CONFIG_MPC8641HPCN) && !defined(CONFIG_MPC8610HPCD)
  137. #ifdef CFG_RESET_ADDRESS
  138. ulong addr = CFG_RESET_ADDRESS;
  139. #else
  140. /*
  141. * note: when CFG_MONITOR_BASE points to a RAM address,
  142. * CFG_MONITOR_BASE - sizeof (ulong) is usually a valid
  143. * address. Better pick an address known to be invalid on your
  144. * system and assign it to CFG_RESET_ADDRESS.
  145. */
  146. ulong addr = CFG_MONITOR_BASE - sizeof(ulong);
  147. #endif
  148. /* flush and disable I/D cache */
  149. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  150. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  151. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  152. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  153. __asm__ __volatile__ ("sync");
  154. __asm__ __volatile__ ("mtspr 1008, 4");
  155. __asm__ __volatile__ ("isync");
  156. __asm__ __volatile__ ("sync");
  157. __asm__ __volatile__ ("mtspr 1008, 5");
  158. __asm__ __volatile__ ("isync");
  159. __asm__ __volatile__ ("sync");
  160. soft_restart(addr);
  161. #else /* CONFIG_MPC8641HPCN */
  162. out8(PIXIS_BASE + PIXIS_RST, 0);
  163. #endif /* !CONFIG_MPC8641HPCN */
  164. while (1) ; /* not reached */
  165. }
  166. /*
  167. * Get timebase clock frequency
  168. */
  169. unsigned long
  170. get_tbclk(void)
  171. {
  172. sys_info_t sys_info;
  173. get_sys_info(&sys_info);
  174. return (sys_info.freqSystemBus + 3L) / 4L;
  175. }
  176. #if defined(CONFIG_WATCHDOG)
  177. void
  178. watchdog_reset(void)
  179. {
  180. }
  181. #endif /* CONFIG_WATCHDOG */
  182. #if defined(CONFIG_DDR_ECC)
  183. void
  184. dma_init(void)
  185. {
  186. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  187. volatile ccsr_dma_t *dma = &immap->im_dma;
  188. dma->satr0 = 0x00040000;
  189. dma->datr0 = 0x00040000;
  190. asm("sync; isync");
  191. }
  192. uint
  193. dma_check(void)
  194. {
  195. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  196. volatile ccsr_dma_t *dma = &immap->im_dma;
  197. volatile uint status = dma->sr0;
  198. /* While the channel is busy, spin */
  199. while ((status & 4) == 4) {
  200. status = dma->sr0;
  201. }
  202. if (status != 0) {
  203. printf("DMA Error: status = %x\n", status);
  204. }
  205. return status;
  206. }
  207. int
  208. dma_xfer(void *dest, uint count, void *src)
  209. {
  210. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  211. volatile ccsr_dma_t *dma = &immap->im_dma;
  212. dma->dar0 = (uint) dest;
  213. dma->sar0 = (uint) src;
  214. dma->bcr0 = count;
  215. dma->mr0 = 0xf000004;
  216. asm("sync;isync");
  217. dma->mr0 = 0xf000005;
  218. asm("sync;isync");
  219. return dma_check();
  220. }
  221. #endif /* CONFIG_DDR_ECC */
  222. /*
  223. * Print out the state of various machine registers.
  224. * Currently prints out LAWs, BR0/OR0, and BATs
  225. */
  226. void mpc86xx_reginfo(void)
  227. {
  228. immap_t *immap = (immap_t *)CFG_IMMR;
  229. ccsr_lbc_t *lbc = &immap->im_lbc;
  230. print_bats();
  231. print_laws();
  232. printf ("Local Bus Controller Registers\n"
  233. "\tBR0\t0x%08X\tOR0\t0x%08X \n", in_be32(&lbc->br0), in_be32(&lbc->or0));
  234. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", in_be32(&lbc->br1), in_be32(&lbc->or1));
  235. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", in_be32(&lbc->br2), in_be32(&lbc->or2));
  236. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", in_be32(&lbc->br3), in_be32(&lbc->or3));
  237. printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", in_be32(&lbc->br4), in_be32(&lbc->or4));
  238. printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", in_be32(&lbc->br5), in_be32(&lbc->or5));
  239. printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", in_be32(&lbc->br6), in_be32(&lbc->or6));
  240. printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", in_be32(&lbc->br7), in_be32(&lbc->or7));
  241. }