i82365.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. ********************************************************************
  24. *
  25. * Lots of code copied from:
  26. *
  27. * i82365.c 1.352 - Linux driver for Intel 82365 and compatible
  28. * PC Card controllers, and Yenta-compatible PCI-to-CardBus controllers.
  29. * (C) 1999 David A. Hinds <dahinds@users.sourceforge.net>
  30. */
  31. #include <common.h>
  32. #ifdef CONFIG_I82365
  33. #include <command.h>
  34. #include <pci.h>
  35. #include <pcmcia.h>
  36. #include <asm/io.h>
  37. #include <pcmcia/ss.h>
  38. #include <pcmcia/i82365.h>
  39. #include <pcmcia/yenta.h>
  40. #ifdef CONFIG_CPC45
  41. #include <pcmcia/cirrus.h>
  42. #else
  43. #include <pcmcia/ti113x.h>
  44. #endif
  45. static struct pci_device_id supported[] = {
  46. #ifdef CONFIG_CPC45
  47. {PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6729},
  48. #else
  49. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1510},
  50. #endif
  51. {0, 0}
  52. };
  53. #define CYCLE_TIME 120
  54. #ifdef CONFIG_CPC45
  55. extern int SPD67290Init (void);
  56. #endif
  57. #ifdef DEBUG
  58. static void i82365_dump_regions (pci_dev_t dev);
  59. #endif
  60. typedef struct socket_info_t {
  61. pci_dev_t dev;
  62. u_short bcr;
  63. u_char pci_lat, cb_lat, sub_bus, cache;
  64. u_int cb_phys;
  65. socket_cap_t cap;
  66. u_short type;
  67. u_int flags;
  68. #ifdef CONFIG_CPC45
  69. cirrus_state_t c_state;
  70. #else
  71. ti113x_state_t state;
  72. #endif
  73. } socket_info_t;
  74. #ifdef CONFIG_CPC45
  75. /* These definitions must match the pcic table! */
  76. typedef enum pcic_id {
  77. IS_PD6710, IS_PD672X, IS_VT83C469
  78. } pcic_id;
  79. typedef struct pcic_t {
  80. char *name;
  81. } pcic_t;
  82. static pcic_t pcic[] = {
  83. {" Cirrus PD6710: "},
  84. {" Cirrus PD672x: "},
  85. {" VIA VT83C469: "},
  86. };
  87. #endif
  88. static socket_info_t socket;
  89. static socket_state_t state;
  90. static struct pccard_mem_map mem;
  91. static struct pccard_io_map io;
  92. /*====================================================================*/
  93. /* Some PCI shortcuts */
  94. static int pci_readb (socket_info_t * s, int r, u_char * v)
  95. {
  96. return pci_read_config_byte (s->dev, r, v);
  97. }
  98. static int pci_writeb (socket_info_t * s, int r, u_char v)
  99. {
  100. return pci_write_config_byte (s->dev, r, v);
  101. }
  102. static int pci_readw (socket_info_t * s, int r, u_short * v)
  103. {
  104. return pci_read_config_word (s->dev, r, v);
  105. }
  106. static int pci_writew (socket_info_t * s, int r, u_short v)
  107. {
  108. return pci_write_config_word (s->dev, r, v);
  109. }
  110. #ifndef CONFIG_CPC45
  111. static int pci_readl (socket_info_t * s, int r, u_int * v)
  112. {
  113. return pci_read_config_dword (s->dev, r, v);
  114. }
  115. static int pci_writel (socket_info_t * s, int r, u_int v)
  116. {
  117. return pci_write_config_dword (s->dev, r, v);
  118. }
  119. #endif /* !CONFIG_CPC45 */
  120. /*====================================================================*/
  121. #ifdef CONFIG_CPC45
  122. #define cb_readb(s) readb((s)->cb_phys + 1)
  123. #define cb_writeb(s, v) writeb(v, (s)->cb_phys)
  124. #define cb_writeb2(s, v) writeb(v, (s)->cb_phys + 1)
  125. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  126. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  127. static u_char i365_get (socket_info_t * s, u_short reg)
  128. {
  129. u_char val;
  130. #ifdef CONFIG_PCMCIA_SLOT_A
  131. int slot = 0;
  132. #else
  133. int slot = 1;
  134. #endif
  135. val = I365_REG (slot, reg);
  136. cb_writeb (s, val);
  137. val = cb_readb (s);
  138. debug ("i365_get slot:%x reg: %x val: %x\n", slot, reg, val);
  139. return val;
  140. }
  141. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  142. {
  143. #ifdef CONFIG_PCMCIA_SLOT_A
  144. int slot = 0;
  145. #else
  146. int slot = 1;
  147. #endif
  148. u_char val = I365_REG (slot, reg);
  149. cb_writeb (s, val);
  150. cb_writeb2 (s, data);
  151. debug ("i365_set slot:%x reg: %x data:%x\n", slot, reg, data);
  152. }
  153. #else /* ! CONFIG_CPC45 */
  154. #define cb_readb(s, r) readb((s)->cb_phys + (r))
  155. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  156. #define cb_writeb(s, r, v) writeb(v, (s)->cb_phys + (r))
  157. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  158. static u_char i365_get (socket_info_t * s, u_short reg)
  159. {
  160. return cb_readb (s, 0x0800 + reg);
  161. }
  162. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  163. {
  164. cb_writeb (s, 0x0800 + reg, data);
  165. }
  166. #endif /* CONFIG_CPC45 */
  167. static void i365_bset (socket_info_t * s, u_short reg, u_char mask)
  168. {
  169. i365_set (s, reg, i365_get (s, reg) | mask);
  170. }
  171. static void i365_bclr (socket_info_t * s, u_short reg, u_char mask)
  172. {
  173. i365_set (s, reg, i365_get (s, reg) & ~mask);
  174. }
  175. #if 0 /* not used */
  176. static void i365_bflip (socket_info_t * s, u_short reg, u_char mask, int b)
  177. {
  178. u_char d = i365_get (s, reg);
  179. i365_set (s, reg, (b) ? (d | mask) : (d & ~mask));
  180. }
  181. static u_short i365_get_pair (socket_info_t * s, u_short reg)
  182. {
  183. return (i365_get (s, reg) + (i365_get (s, reg + 1) << 8));
  184. }
  185. #endif /* not used */
  186. static void i365_set_pair (socket_info_t * s, u_short reg, u_short data)
  187. {
  188. i365_set (s, reg, data & 0xff);
  189. i365_set (s, reg + 1, data >> 8);
  190. }
  191. #ifdef CONFIG_CPC45
  192. /*======================================================================
  193. Code to save and restore global state information for Cirrus
  194. PD67xx controllers, and to set and report global configuration
  195. options.
  196. ======================================================================*/
  197. #define flip(v,b,f) (v = ((f)<0) ? v : ((f) ? ((v)|(b)) : ((v)&(~b))))
  198. static void cirrus_get_state (socket_info_t * s)
  199. {
  200. int i;
  201. cirrus_state_t *p = &s->c_state;
  202. p->misc1 = i365_get (s, PD67_MISC_CTL_1);
  203. p->misc1 &= (PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  204. p->misc2 = i365_get (s, PD67_MISC_CTL_2);
  205. for (i = 0; i < 6; i++)
  206. p->timer[i] = i365_get (s, PD67_TIME_SETUP (0) + i);
  207. }
  208. static void cirrus_set_state (socket_info_t * s)
  209. {
  210. int i;
  211. u_char misc;
  212. cirrus_state_t *p = &s->c_state;
  213. misc = i365_get (s, PD67_MISC_CTL_2);
  214. i365_set (s, PD67_MISC_CTL_2, p->misc2);
  215. if (misc & PD67_MC2_SUSPEND)
  216. udelay (50000);
  217. misc = i365_get (s, PD67_MISC_CTL_1);
  218. misc &= ~(PD67_MC1_MEDIA_ENA | PD67_MC1_INPACK_ENA);
  219. i365_set (s, PD67_MISC_CTL_1, misc | p->misc1);
  220. for (i = 0; i < 6; i++)
  221. i365_set (s, PD67_TIME_SETUP (0) + i, p->timer[i]);
  222. }
  223. static u_int cirrus_set_opts (socket_info_t * s)
  224. {
  225. cirrus_state_t *p = &s->c_state;
  226. u_int mask = 0xffff;
  227. #if DEBUG
  228. char buf[200];
  229. memset (buf, 0, 200);
  230. #endif
  231. if (has_ring == -1)
  232. has_ring = 1;
  233. flip (p->misc2, PD67_MC2_IRQ15_RI, has_ring);
  234. flip (p->misc2, PD67_MC2_DYNAMIC_MODE, dynamic_mode);
  235. #if DEBUG
  236. if (p->misc2 & PD67_MC2_IRQ15_RI)
  237. strcat (buf, " [ring]");
  238. if (p->misc2 & PD67_MC2_DYNAMIC_MODE)
  239. strcat (buf, " [dyn mode]");
  240. if (p->misc1 & PD67_MC1_INPACK_ENA)
  241. strcat (buf, " [inpack]");
  242. #endif
  243. if (p->misc2 & PD67_MC2_IRQ15_RI)
  244. mask &= ~0x8000;
  245. if (has_led > 0) {
  246. #if DEBUG
  247. strcat (buf, " [led]");
  248. #endif
  249. mask &= ~0x1000;
  250. }
  251. if (has_dma > 0) {
  252. #if DEBUG
  253. strcat (buf, " [dma]");
  254. #endif
  255. mask &= ~0x0600;
  256. flip (p->misc2, PD67_MC2_FREQ_BYPASS, freq_bypass);
  257. #if DEBUG
  258. if (p->misc2 & PD67_MC2_FREQ_BYPASS)
  259. strcat (buf, " [freq bypass]");
  260. #endif
  261. }
  262. if (setup_time >= 0)
  263. p->timer[0] = p->timer[3] = setup_time;
  264. if (cmd_time > 0) {
  265. p->timer[1] = cmd_time;
  266. p->timer[4] = cmd_time * 2 + 4;
  267. }
  268. if (p->timer[1] == 0) {
  269. p->timer[1] = 6;
  270. p->timer[4] = 16;
  271. if (p->timer[0] == 0)
  272. p->timer[0] = p->timer[3] = 1;
  273. }
  274. if (recov_time >= 0)
  275. p->timer[2] = p->timer[5] = recov_time;
  276. debug ("i82365 Opt: %s [%d/%d/%d] [%d/%d/%d]\n",
  277. buf,
  278. p->timer[0], p->timer[1], p->timer[2],
  279. p->timer[3], p->timer[4], p->timer[5]);
  280. return mask;
  281. }
  282. #else /* !CONFIG_CPC45 */
  283. /*======================================================================
  284. Code to save and restore global state information for TI 1130 and
  285. TI 1131 controllers, and to set and report global configuration
  286. options.
  287. ======================================================================*/
  288. static void ti113x_get_state (socket_info_t * s)
  289. {
  290. ti113x_state_t *p = &s->state;
  291. pci_readl (s, TI113X_SYSTEM_CONTROL, &p->sysctl);
  292. pci_readb (s, TI113X_CARD_CONTROL, &p->cardctl);
  293. pci_readb (s, TI113X_DEVICE_CONTROL, &p->devctl);
  294. pci_readb (s, TI1250_DIAGNOSTIC, &p->diag);
  295. pci_readl (s, TI12XX_IRQMUX, &p->irqmux);
  296. }
  297. static void ti113x_set_state (socket_info_t * s)
  298. {
  299. ti113x_state_t *p = &s->state;
  300. pci_writel (s, TI113X_SYSTEM_CONTROL, p->sysctl);
  301. pci_writeb (s, TI113X_CARD_CONTROL, p->cardctl);
  302. pci_writeb (s, TI113X_DEVICE_CONTROL, p->devctl);
  303. pci_writeb (s, TI1250_MULTIMEDIA_CTL, 0);
  304. pci_writeb (s, TI1250_DIAGNOSTIC, p->diag);
  305. pci_writel (s, TI12XX_IRQMUX, p->irqmux);
  306. i365_set_pair (s, TI113X_IO_OFFSET (0), 0);
  307. i365_set_pair (s, TI113X_IO_OFFSET (1), 0);
  308. }
  309. static u_int ti113x_set_opts (socket_info_t * s)
  310. {
  311. ti113x_state_t *p = &s->state;
  312. u_int mask = 0xffff;
  313. p->cardctl &= ~TI113X_CCR_ZVENABLE;
  314. p->cardctl |= TI113X_CCR_SPKROUTEN;
  315. return mask;
  316. }
  317. #endif /* CONFIG_CPC45 */
  318. /*======================================================================
  319. Routines to handle common CardBus options
  320. ======================================================================*/
  321. /* Default settings for PCI command configuration register */
  322. #define CMD_DFLT (PCI_COMMAND_IO|PCI_COMMAND_MEMORY| \
  323. PCI_COMMAND_MASTER|PCI_COMMAND_WAIT)
  324. static void cb_get_state (socket_info_t * s)
  325. {
  326. pci_readb (s, PCI_CACHE_LINE_SIZE, &s->cache);
  327. pci_readb (s, PCI_LATENCY_TIMER, &s->pci_lat);
  328. pci_readb (s, CB_LATENCY_TIMER, &s->cb_lat);
  329. pci_readb (s, CB_CARDBUS_BUS, &s->cap.cardbus);
  330. pci_readb (s, CB_SUBORD_BUS, &s->sub_bus);
  331. pci_readw (s, CB_BRIDGE_CONTROL, &s->bcr);
  332. }
  333. static void cb_set_state (socket_info_t * s)
  334. {
  335. #ifndef CONFIG_CPC45
  336. pci_writel (s, CB_LEGACY_MODE_BASE, 0);
  337. pci_writel (s, PCI_BASE_ADDRESS_0, s->cb_phys);
  338. #endif
  339. pci_writew (s, PCI_COMMAND, CMD_DFLT);
  340. pci_writeb (s, PCI_CACHE_LINE_SIZE, s->cache);
  341. pci_writeb (s, PCI_LATENCY_TIMER, s->pci_lat);
  342. pci_writeb (s, CB_LATENCY_TIMER, s->cb_lat);
  343. pci_writeb (s, CB_CARDBUS_BUS, s->cap.cardbus);
  344. pci_writeb (s, CB_SUBORD_BUS, s->sub_bus);
  345. pci_writew (s, CB_BRIDGE_CONTROL, s->bcr);
  346. }
  347. static void cb_set_opts (socket_info_t * s)
  348. {
  349. #ifndef CONFIG_CPC45
  350. if (s->cache == 0)
  351. s->cache = 8;
  352. if (s->pci_lat == 0)
  353. s->pci_lat = 0xa8;
  354. if (s->cb_lat == 0)
  355. s->cb_lat = 0xb0;
  356. #endif
  357. }
  358. /*======================================================================
  359. Power control for Cardbus controllers: used both for 16-bit and
  360. Cardbus cards.
  361. ======================================================================*/
  362. static int cb_set_power (socket_info_t * s, socket_state_t * state)
  363. {
  364. u_int reg = 0;
  365. #ifdef CONFIG_CPC45
  366. if ((state->Vcc == 0) && (state->Vpp == 0)) {
  367. u_char power, vcc, vpp;
  368. power = i365_get (s, I365_POWER);
  369. state->flags |= (power & I365_PWR_AUTO) ? SS_PWR_AUTO : 0;
  370. state->flags |= (power & I365_PWR_OUT) ? SS_OUTPUT_ENA : 0;
  371. vcc = power & I365_VCC_MASK;
  372. vpp = power & I365_VPP1_MASK;
  373. state->Vcc = state->Vpp = 0;
  374. if (i365_get (s, PD67_MISC_CTL_1) & PD67_MC1_VCC_3V) {
  375. if (power & I365_VCC_5V)
  376. state->Vcc = 33;
  377. if (vpp == I365_VPP1_5V)
  378. state->Vpp = 33;
  379. } else {
  380. if (power & I365_VCC_5V)
  381. state->Vcc = 50;
  382. if (vpp == I365_VPP1_5V)
  383. state->Vpp = 50;
  384. }
  385. if (power == I365_VPP1_12V)
  386. state->Vpp = 120;
  387. printf ("POWER Vcc:%d Vpp: %d\n", state->Vcc, state->Vpp);
  388. }
  389. reg = I365_PWR_NORESET;
  390. if (state->flags & SS_PWR_AUTO)
  391. reg |= I365_PWR_AUTO;
  392. if (state->flags & SS_OUTPUT_ENA)
  393. reg |= I365_PWR_OUT;
  394. if (state->Vpp != 0) {
  395. if (state->Vpp == 120) {
  396. reg |= I365_VPP1_12V;
  397. puts (" 12V card found: ");
  398. } else if (state->Vpp == state->Vcc) {
  399. reg |= I365_VPP1_5V;
  400. puts (" 5V card found: ");
  401. } else {
  402. puts (" power not found: ");
  403. return -1;
  404. }
  405. }
  406. if (state->Vcc != 0) {
  407. reg |= I365_VCC_5V;
  408. if (state->Vcc == 33) {
  409. puts (" 3.3V card found: ");
  410. i365_bset (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  411. } else if (state->Vcc == 50) {
  412. puts (" 5V card found: ");
  413. i365_bclr (s, PD67_MISC_CTL_1, PD67_MC1_VCC_3V);
  414. } else {
  415. puts (" power not found: ");
  416. return -1;
  417. }
  418. }
  419. if (reg != i365_get (s, I365_POWER))
  420. i365_set (s, I365_POWER, reg);
  421. #else /* ! CONFIG_CPC45 */
  422. /* restart card voltage detection if it seems appropriate */
  423. if ((state->Vcc == 0) && (state->Vpp == 0) &&
  424. !(cb_readl (s, CB_SOCKET_STATE) & CB_SS_VSENSE))
  425. cb_writel (s, CB_SOCKET_FORCE, CB_SF_CVSTEST);
  426. switch (state->Vcc) {
  427. case 0:
  428. reg = 0;
  429. break;
  430. case 33:
  431. reg = CB_SC_VCC_3V;
  432. break;
  433. case 50:
  434. reg = CB_SC_VCC_5V;
  435. break;
  436. default:
  437. return -1;
  438. }
  439. switch (state->Vpp) {
  440. case 0:
  441. break;
  442. case 33:
  443. reg |= CB_SC_VPP_3V;
  444. break;
  445. case 50:
  446. reg |= CB_SC_VPP_5V;
  447. break;
  448. case 120:
  449. reg |= CB_SC_VPP_12V;
  450. break;
  451. default:
  452. return -1;
  453. }
  454. if (reg != cb_readl (s, CB_SOCKET_CONTROL))
  455. cb_writel (s, CB_SOCKET_CONTROL, reg);
  456. #endif /* CONFIG_CPC45 */
  457. return 0;
  458. }
  459. /*======================================================================
  460. Generic routines to get and set controller options
  461. ======================================================================*/
  462. static void get_bridge_state (socket_info_t * s)
  463. {
  464. #ifdef CONFIG_CPC45
  465. cirrus_get_state (s);
  466. #else
  467. ti113x_get_state (s);
  468. #endif
  469. cb_get_state (s);
  470. }
  471. static void set_bridge_state (socket_info_t * s)
  472. {
  473. cb_set_state (s);
  474. i365_set (s, I365_GBLCTL, 0x00);
  475. i365_set (s, I365_GENCTL, 0x00);
  476. #ifdef CONFIG_CPC45
  477. cirrus_set_state (s);
  478. #else
  479. ti113x_set_state (s);
  480. #endif
  481. }
  482. static void set_bridge_opts (socket_info_t * s)
  483. {
  484. #ifdef CONFIG_CPC45
  485. cirrus_set_opts (s);
  486. #else
  487. ti113x_set_opts (s);
  488. #endif
  489. cb_set_opts (s);
  490. }
  491. /*====================================================================*/
  492. static int i365_get_status (socket_info_t * s, u_int * value)
  493. {
  494. u_int status;
  495. #ifdef CONFIG_CPC45
  496. u_char val;
  497. u_char power, vcc, vpp;
  498. #endif
  499. status = i365_get (s, I365_IDENT);
  500. status = i365_get (s, I365_STATUS);
  501. *value = ((status & I365_CS_DETECT) == I365_CS_DETECT) ? SS_DETECT : 0;
  502. if (i365_get (s, I365_INTCTL) & I365_PC_IOCARD) {
  503. *value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
  504. } else {
  505. *value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
  506. *value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
  507. }
  508. *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
  509. *value |= (status & I365_CS_READY) ? SS_READY : 0;
  510. *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
  511. #ifdef CONFIG_CPC45
  512. /* Check for Cirrus CL-PD67xx chips */
  513. i365_set (s, PD67_CHIP_INFO, 0);
  514. val = i365_get (s, PD67_CHIP_INFO);
  515. s->type = -1;
  516. if ((val & PD67_INFO_CHIP_ID) == PD67_INFO_CHIP_ID) {
  517. val = i365_get (s, PD67_CHIP_INFO);
  518. if ((val & PD67_INFO_CHIP_ID) == 0) {
  519. s->type =
  520. (val & PD67_INFO_SLOTS) ? IS_PD672X :
  521. IS_PD6710;
  522. i365_set (s, PD67_EXT_INDEX, 0xe5);
  523. if (i365_get (s, PD67_EXT_INDEX) != 0xe5)
  524. s->type = IS_VT83C469;
  525. }
  526. } else {
  527. printf ("no Cirrus Chip found\n");
  528. *value = 0;
  529. return -1;
  530. }
  531. i365_bset (s, I365_POWER, I365_VCC_5V);
  532. power = i365_get (s, I365_POWER);
  533. state.flags |= (power & I365_PWR_AUTO) ? SS_PWR_AUTO : 0;
  534. state.flags |= (power & I365_PWR_OUT) ? SS_OUTPUT_ENA : 0;
  535. vcc = power & I365_VCC_MASK;
  536. vpp = power & I365_VPP1_MASK;
  537. state.Vcc = state.Vpp = 0;
  538. if (i365_get (s, PD67_MISC_CTL_1) & PD67_MC1_VCC_3V) {
  539. if (power & I365_VCC_5V)
  540. state.Vcc = 33;
  541. if (vpp == I365_VPP1_5V)
  542. state.Vpp = 33;
  543. } else {
  544. if (power & I365_VCC_5V)
  545. state.Vcc = 50;
  546. if (vpp == I365_VPP1_5V)
  547. state.Vpp = 50;
  548. }
  549. if (power == I365_VPP1_12V)
  550. state.Vpp = 120;
  551. /* IO card, RESET flags, IO interrupt */
  552. power = i365_get (s, I365_INTCTL);
  553. state.flags |= (power & I365_PC_RESET) ? 0 : SS_RESET;
  554. if (power & I365_PC_IOCARD)
  555. state.flags |= SS_IOCARD;
  556. state.io_irq = power & I365_IRQ_MASK;
  557. /* Card status change mask */
  558. power = i365_get (s, I365_CSCINT);
  559. state.csc_mask = (power & I365_CSC_DETECT) ? SS_DETECT : 0;
  560. if (state.flags & SS_IOCARD)
  561. state.csc_mask |= (power & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  562. else {
  563. state.csc_mask |= (power & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  564. state.csc_mask |= (power & I365_CSC_BVD2) ? SS_BATWARN : 0;
  565. state.csc_mask |= (power & I365_CSC_READY) ? SS_READY : 0;
  566. }
  567. debug ("i82365: GetStatus(0) = flags %#3.3x, Vcc %d, Vpp %d, "
  568. "io_irq %d, csc_mask %#2.2x\n", state.flags,
  569. state.Vcc, state.Vpp, state.io_irq, state.csc_mask);
  570. #else /* !CONFIG_CPC45 */
  571. status = cb_readl (s, CB_SOCKET_STATE);
  572. *value |= (status & CB_SS_32BIT) ? SS_CARDBUS : 0;
  573. *value |= (status & CB_SS_3VCARD) ? SS_3VCARD : 0;
  574. *value |= (status & CB_SS_XVCARD) ? SS_XVCARD : 0;
  575. *value |= (status & CB_SS_VSENSE) ? 0 : SS_PENDING;
  576. /* For now, ignore cards with unsupported voltage keys */
  577. if (*value & SS_XVCARD)
  578. *value &= ~(SS_DETECT | SS_3VCARD | SS_XVCARD);
  579. #endif /* CONFIG_CPC45 */
  580. return 0;
  581. } /* i365_get_status */
  582. static int i365_set_socket (socket_info_t * s, socket_state_t * state)
  583. {
  584. u_char reg;
  585. set_bridge_state (s);
  586. /* IO card, RESET flag */
  587. reg = 0;
  588. reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
  589. reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
  590. i365_set (s, I365_INTCTL, reg);
  591. #ifdef CONFIG_CPC45
  592. cb_set_power (s, state);
  593. #if 0
  594. /* Card status change interrupt mask */
  595. reg = s->cs_irq << 4;
  596. if (state->csc_mask & SS_DETECT)
  597. reg |= I365_CSC_DETECT;
  598. if (state->flags & SS_IOCARD) {
  599. if (state->csc_mask & SS_STSCHG)
  600. reg |= I365_CSC_STSCHG;
  601. } else {
  602. if (state->csc_mask & SS_BATDEAD)
  603. reg |= I365_CSC_BVD1;
  604. if (state->csc_mask & SS_BATWARN)
  605. reg |= I365_CSC_BVD2;
  606. if (state->csc_mask & SS_READY)
  607. reg |= I365_CSC_READY;
  608. }
  609. i365_set (s, I365_CSCINT, reg);
  610. i365_get (s, I365_CSC);
  611. #endif /* 0 */
  612. #else /* !CONFIG_CPC45 */
  613. reg = I365_PWR_NORESET;
  614. if (state->flags & SS_PWR_AUTO)
  615. reg |= I365_PWR_AUTO;
  616. if (state->flags & SS_OUTPUT_ENA)
  617. reg |= I365_PWR_OUT;
  618. cb_set_power (s, state);
  619. reg |= i365_get (s, I365_POWER) & (I365_VCC_MASK | I365_VPP1_MASK);
  620. if (reg != i365_get (s, I365_POWER))
  621. i365_set (s, I365_POWER, reg);
  622. #endif /* CONFIG_CPC45 */
  623. return 0;
  624. } /* i365_set_socket */
  625. /*====================================================================*/
  626. static int i365_set_mem_map (socket_info_t * s, struct pccard_mem_map *mem)
  627. {
  628. u_short base, i;
  629. u_char map;
  630. debug ("i82365: SetMemMap(%d, %#2.2x, %d ns, %#5.5lx-%#5.5lx, %#5.5x)\n",
  631. mem->map, mem->flags, mem->speed,
  632. mem->sys_start, mem->sys_stop, mem->card_start);
  633. map = mem->map;
  634. if ((map > 4) ||
  635. (mem->card_start > 0x3ffffff) ||
  636. (mem->sys_start > mem->sys_stop) ||
  637. (mem->speed > 1000)) {
  638. return -1;
  639. }
  640. /* Turn off the window before changing anything */
  641. if (i365_get (s, I365_ADDRWIN) & I365_ENA_MEM (map))
  642. i365_bclr (s, I365_ADDRWIN, I365_ENA_MEM (map));
  643. /* Take care of high byte, for PCI controllers */
  644. i365_set (s, CB_MEM_PAGE (map), mem->sys_start >> 24);
  645. base = I365_MEM (map);
  646. i = (mem->sys_start >> 12) & 0x0fff;
  647. if (mem->flags & MAP_16BIT)
  648. i |= I365_MEM_16BIT;
  649. if (mem->flags & MAP_0WS)
  650. i |= I365_MEM_0WS;
  651. i365_set_pair (s, base + I365_W_START, i);
  652. i = (mem->sys_stop >> 12) & 0x0fff;
  653. switch (mem->speed / CYCLE_TIME) {
  654. case 0:
  655. break;
  656. case 1:
  657. i |= I365_MEM_WS0;
  658. break;
  659. case 2:
  660. i |= I365_MEM_WS1;
  661. break;
  662. default:
  663. i |= I365_MEM_WS1 | I365_MEM_WS0;
  664. break;
  665. }
  666. i365_set_pair (s, base + I365_W_STOP, i);
  667. #ifdef CONFIG_CPC45
  668. i = 0;
  669. #else
  670. i = ((mem->card_start - mem->sys_start) >> 12) & 0x3fff;
  671. #endif
  672. if (mem->flags & MAP_WRPROT)
  673. i |= I365_MEM_WRPROT;
  674. if (mem->flags & MAP_ATTRIB)
  675. i |= I365_MEM_REG;
  676. i365_set_pair (s, base + I365_W_OFF, i);
  677. #ifdef CONFIG_CPC45
  678. /* set System Memory map Upper Adress */
  679. i365_set(s, PD67_EXT_INDEX, PD67_MEM_PAGE(map));
  680. i365_set(s, PD67_EXT_DATA, ((mem->sys_start >> 24) & 0xff));
  681. #endif
  682. /* Turn on the window if necessary */
  683. if (mem->flags & MAP_ACTIVE)
  684. i365_bset (s, I365_ADDRWIN, I365_ENA_MEM (map));
  685. return 0;
  686. } /* i365_set_mem_map */
  687. static int i365_set_io_map (socket_info_t * s, struct pccard_io_map *io)
  688. {
  689. u_char map, ioctl;
  690. map = io->map;
  691. /* comment out: comparison is always false due to limited range of data type */
  692. if ((map > 1) || /* (io->start > 0xffff) || (io->stop > 0xffff) || */
  693. (io->stop < io->start))
  694. return -1;
  695. /* Turn off the window before changing anything */
  696. if (i365_get (s, I365_ADDRWIN) & I365_ENA_IO (map))
  697. i365_bclr (s, I365_ADDRWIN, I365_ENA_IO (map));
  698. i365_set_pair (s, I365_IO (map) + I365_W_START, io->start);
  699. i365_set_pair (s, I365_IO (map) + I365_W_STOP, io->stop);
  700. ioctl = i365_get (s, I365_IOCTL) & ~I365_IOCTL_MASK (map);
  701. if (io->speed)
  702. ioctl |= I365_IOCTL_WAIT (map);
  703. if (io->flags & MAP_0WS)
  704. ioctl |= I365_IOCTL_0WS (map);
  705. if (io->flags & MAP_16BIT)
  706. ioctl |= I365_IOCTL_16BIT (map);
  707. if (io->flags & MAP_AUTOSZ)
  708. ioctl |= I365_IOCTL_IOCS16 (map);
  709. i365_set (s, I365_IOCTL, ioctl);
  710. /* Turn on the window if necessary */
  711. if (io->flags & MAP_ACTIVE)
  712. i365_bset (s, I365_ADDRWIN, I365_ENA_IO (map));
  713. return 0;
  714. } /* i365_set_io_map */
  715. /*====================================================================*/
  716. int i82365_init (void)
  717. {
  718. u_int val;
  719. int i;
  720. #ifdef CONFIG_CPC45
  721. if (SPD67290Init () != 0)
  722. return 1;
  723. #endif
  724. if ((socket.dev = pci_find_devices (supported, 0)) < 0) {
  725. /* Controller not found */
  726. return 1;
  727. }
  728. debug ("i82365 Device Found!\n");
  729. pci_read_config_dword (socket.dev, PCI_BASE_ADDRESS_0, &socket.cb_phys);
  730. socket.cb_phys &= ~0xf;
  731. #ifdef CONFIG_CPC45
  732. /* + 0xfe000000 see MPC 8245 Users Manual Adress Map B */
  733. socket.cb_phys += 0xfe000000;
  734. #endif
  735. get_bridge_state (&socket);
  736. set_bridge_opts (&socket);
  737. i = i365_get_status (&socket, &val);
  738. #ifdef CONFIG_CPC45
  739. if (i > -1) {
  740. puts (pcic[socket.type].name);
  741. } else {
  742. printf ("i82365: Controller not found.\n");
  743. return 1;
  744. }
  745. #else /* !CONFIG_CPC45 */
  746. if (val & SS_DETECT) {
  747. if (val & SS_3VCARD) {
  748. state.Vcc = state.Vpp = 33;
  749. puts (" 3.3V card found: ");
  750. } else if (!(val & SS_XVCARD)) {
  751. state.Vcc = state.Vpp = 50;
  752. puts (" 5.0V card found: ");
  753. } else {
  754. puts ("i82365: unsupported voltage key\n");
  755. state.Vcc = state.Vpp = 0;
  756. }
  757. } else {
  758. /* No card inserted */
  759. puts ("No card\n");
  760. return 1;
  761. }
  762. #endif /* CONFIG_CPC45 */
  763. #ifdef CONFIG_CPC45
  764. state.flags |= SS_OUTPUT_ENA;
  765. #else
  766. state.flags = SS_IOCARD | SS_OUTPUT_ENA;
  767. state.csc_mask = 0;
  768. state.io_irq = 0;
  769. #endif
  770. i365_set_socket (&socket, &state);
  771. for (i = 500; i; i--) {
  772. if ((i365_get (&socket, I365_STATUS) & I365_CS_READY))
  773. break;
  774. udelay (1000);
  775. }
  776. if (i == 0) {
  777. /* PC Card not ready for data transfer */
  778. puts ("i82365 PC Card not ready for data transfer\n");
  779. return 1;
  780. }
  781. debug (" PC Card ready for data transfer: ");
  782. mem.map = 0;
  783. mem.flags = MAP_ATTRIB | MAP_ACTIVE;
  784. mem.speed = 300;
  785. mem.sys_start = CFG_PCMCIA_MEM_ADDR;
  786. mem.sys_stop = CFG_PCMCIA_MEM_ADDR + CFG_PCMCIA_MEM_SIZE - 1;
  787. mem.card_start = 0;
  788. i365_set_mem_map (&socket, &mem);
  789. #ifdef CONFIG_CPC45
  790. mem.map = 1;
  791. mem.flags = MAP_ACTIVE;
  792. mem.speed = 300;
  793. mem.sys_start = CFG_PCMCIA_MEM_ADDR + CFG_PCMCIA_MEM_SIZE;
  794. mem.sys_stop = CFG_PCMCIA_MEM_ADDR + (2 * CFG_PCMCIA_MEM_SIZE) - 1;
  795. mem.card_start = 0;
  796. i365_set_mem_map (&socket, &mem);
  797. #else /* !CONFIG_CPC45 */
  798. io.map = 0;
  799. io.flags = MAP_AUTOSZ | MAP_ACTIVE;
  800. io.speed = 0;
  801. io.start = 0x0100;
  802. io.stop = 0x010F;
  803. i365_set_io_map (&socket, &io);
  804. #endif /* CONFIG_CPC45 */
  805. #ifdef DEBUG
  806. i82365_dump_regions (socket.dev);
  807. #endif
  808. return 0;
  809. }
  810. void i82365_exit (void)
  811. {
  812. io.map = 0;
  813. io.flags = 0;
  814. io.speed = 0;
  815. io.start = 0;
  816. io.stop = 0x1;
  817. i365_set_io_map (&socket, &io);
  818. mem.map = 0;
  819. mem.flags = 0;
  820. mem.speed = 0;
  821. mem.sys_start = 0;
  822. mem.sys_stop = 0x1000;
  823. mem.card_start = 0;
  824. i365_set_mem_map (&socket, &mem);
  825. #ifdef CONFIG_CPC45
  826. mem.map = 1;
  827. mem.flags = 0;
  828. mem.speed = 0;
  829. mem.sys_start = 0;
  830. mem.sys_stop = 0x1000;
  831. mem.card_start = 0;
  832. i365_set_mem_map (&socket, &mem);
  833. #else /* !CONFIG_CPC45 */
  834. socket.state.sysctl &= 0xFFFF00FF;
  835. #endif
  836. state.Vcc = state.Vpp = 0;
  837. i365_set_socket (&socket, &state);
  838. }
  839. /*======================================================================
  840. Debug stuff
  841. ======================================================================*/
  842. #ifdef DEBUG
  843. static void i82365_dump_regions (pci_dev_t dev)
  844. {
  845. u_int tmp[2];
  846. u_int *mem = (void *) socket.cb_phys;
  847. u_char *cis = (void *) CFG_PCMCIA_MEM_ADDR;
  848. u_char *ide = (void *) (CFG_ATA_BASE_ADDR + CFG_ATA_REG_OFFSET);
  849. pci_read_config_dword (dev, 0x00, tmp + 0);
  850. pci_read_config_dword (dev, 0x80, tmp + 1);
  851. printf ("PCI CONF: %08X ... %08X\n", tmp[0], tmp[1]);
  852. printf ("PCI MEM: ... %08X ... %08X\n", mem[0x8 / 4], mem[0x800 / 4]);
  853. printf ("CIS: ...%c%c%c%c%c%c%c%c...\n",
  854. cis[0x38], cis[0x3a], cis[0x3c], cis[0x3e],
  855. cis[0x40], cis[0x42], cis[0x44], cis[0x48]);
  856. printf ("CIS CONF: %02X %02X %02X ...\n",
  857. cis[0x200], cis[0x202], cis[0x204]);
  858. printf ("IDE: %02X %02X %02X %02X %02X %02X %02X %02X\n",
  859. ide[0], ide[1], ide[2], ide[3],
  860. ide[4], ide[5], ide[6], ide[7]);
  861. }
  862. #endif /* DEBUG */
  863. #endif /* CONFIG_I82365 */