4xx_enet.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081
  1. /*-----------------------------------------------------------------------------+
  2. * This source code is dual-licensed. You may use it under the terms of the
  3. * GNU General Public License version 2, or under the license below.
  4. *
  5. * This source code has been made available to you by IBM on an AS-IS
  6. * basis. Anyone receiving this source is licensed under IBM
  7. * copyrights to use it in any way he or she deems fit, including
  8. * copying it, modifying it, compiling it, and redistributing it either
  9. * with or without modifications. No license under IBM patents or
  10. * patent applications is to be implied by the copyright license.
  11. *
  12. * Any user of this software should understand that IBM cannot provide
  13. * technical support for this software and will not be responsible for
  14. * any consequences resulting from the use of this software.
  15. *
  16. * Any person who transfers this source code or any derivative work
  17. * must include the IBM copyright notice, this paragraph, and the
  18. * preceding two paragraphs in the transferred software.
  19. *
  20. * COPYRIGHT I B M CORPORATION 1995
  21. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  22. *-----------------------------------------------------------------------------*/
  23. /*-----------------------------------------------------------------------------+
  24. *
  25. * File Name: enetemac.c
  26. *
  27. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  28. *
  29. * Author: Mark Wisner
  30. *
  31. * Change Activity-
  32. *
  33. * Date Description of Change BY
  34. * --------- --------------------- ---
  35. * 05-May-99 Created MKW
  36. * 27-Jun-99 Clean up JWB
  37. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  38. * 29-Jul-99 Added Full duplex support MKW
  39. * 06-Aug-99 Changed names for Mal CR reg MKW
  40. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  41. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  42. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  43. * to avoid chaining maximum sized packets. Push starting
  44. * RX descriptor address up to the next cache line boundary.
  45. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  46. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  47. * EMAC0_RXM register. JWB
  48. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  49. * - Variables are compatible with those already defined in
  50. * include/net.h
  51. * - Receive buffer descriptor ring is used to send buffers
  52. * to the user
  53. * - Info print about send/received/handled packet number if
  54. * INFO_405_ENET is set
  55. * 17-Apr-01 stefan.roese@esd-electronics.com
  56. * - MAL reset in "eth_halt" included
  57. * - Enet speed and duplex output now in one line
  58. * 08-May-01 stefan.roese@esd-electronics.com
  59. * - MAL error handling added (eth_init called again)
  60. * 13-Nov-01 stefan.roese@esd-electronics.com
  61. * - Set IST bit in EMAC0_MR1 reg upon 100MBit or full duplex
  62. * 04-Jan-02 stefan.roese@esd-electronics.com
  63. * - Wait for PHY auto negotiation to complete added
  64. * 06-Feb-02 stefan.roese@esd-electronics.com
  65. * - Bug fixed in waiting for auto negotiation to complete
  66. * 26-Feb-02 stefan.roese@esd-electronics.com
  67. * - rx and tx buffer descriptors now allocated (no fixed address
  68. * used anymore)
  69. * 17-Jun-02 stefan.roese@esd-electronics.com
  70. * - MAL error debug printf 'M' removed (rx de interrupt may
  71. * occur upon many incoming packets with only 4 rx buffers).
  72. *-----------------------------------------------------------------------------*
  73. * 17-Nov-03 travis.sawyer@sandburst.com
  74. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  75. * in the 440GX. This port should work with the 440GP
  76. * (2 EMACs) also
  77. * 15-Aug-05 sr@denx.de
  78. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  79. now handling all 4xx cpu's.
  80. *-----------------------------------------------------------------------------*/
  81. #include <config.h>
  82. #include <common.h>
  83. #include <net.h>
  84. #include <asm/processor.h>
  85. #include <asm/io.h>
  86. #include <asm/cache.h>
  87. #include <asm/mmu.h>
  88. #include <commproc.h>
  89. #include <asm/ppc4xx.h>
  90. #include <asm/ppc4xx-emac.h>
  91. #include <asm/ppc4xx-mal.h>
  92. #include <miiphy.h>
  93. #include <malloc.h>
  94. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  95. #error "CONFIG_MII has to be defined!"
  96. #endif
  97. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  98. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  99. /* Ethernet Transmit and Receive Buffers */
  100. /* AS.HARNOIS
  101. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  102. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  103. */
  104. #define ENET_MAX_MTU PKTSIZE
  105. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  106. /*-----------------------------------------------------------------------------+
  107. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  108. * Interrupt Controller).
  109. *-----------------------------------------------------------------------------*/
  110. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * VECNUM_ETH1_OFFS))
  111. #if defined(CONFIG_HAS_ETH3)
  112. #if !defined(CONFIG_440GX)
  113. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  114. UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  115. #else
  116. /* Unfortunately 440GX spreads EMAC interrupts on multiple UIC's */
  117. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  118. #define UIC_ETHxB (UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  119. #endif /* !defined(CONFIG_440GX) */
  120. #elif defined(CONFIG_HAS_ETH2)
  121. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  122. UIC_MASK(ETH_IRQ_NUM(2)))
  123. #elif defined(CONFIG_HAS_ETH1)
  124. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  125. #else
  126. #define UIC_ETHx UIC_MASK(ETH_IRQ_NUM(0))
  127. #endif
  128. /*
  129. * Define a default version for UIC_ETHxB for non 440GX so that we can
  130. * use common code for all 4xx variants
  131. */
  132. #if !defined(UIC_ETHxB)
  133. #define UIC_ETHxB 0
  134. #endif
  135. #define UIC_MAL_SERR UIC_MASK(VECNUM_MAL_SERR)
  136. #define UIC_MAL_TXDE UIC_MASK(VECNUM_MAL_TXDE)
  137. #define UIC_MAL_RXDE UIC_MASK(VECNUM_MAL_RXDE)
  138. #define UIC_MAL_TXEOB UIC_MASK(VECNUM_MAL_TXEOB)
  139. #define UIC_MAL_RXEOB UIC_MASK(VECNUM_MAL_RXEOB)
  140. #define MAL_UIC_ERR (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  141. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  142. /*
  143. * We have 3 different interrupt types:
  144. * - MAL interrupts indicating successful transfer
  145. * - MAL error interrupts indicating MAL related errors
  146. * - EMAC interrupts indicating EMAC related errors
  147. *
  148. * All those interrupts can be on different UIC's, but since
  149. * now at least all interrupts from one type are on the same
  150. * UIC. Only exception is 440GX where the EMAC interrupts are
  151. * spread over two UIC's!
  152. */
  153. #if defined(CONFIG_440GX)
  154. #define UIC_BASE_MAL UIC1_DCR_BASE
  155. #define UIC_BASE_MAL_ERR UIC2_DCR_BASE
  156. #define UIC_BASE_EMAC UIC2_DCR_BASE
  157. #define UIC_BASE_EMAC_B UIC3_DCR_BASE
  158. #else
  159. #define UIC_BASE_MAL (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_TXEOB) * 0x10))
  160. #define UIC_BASE_MAL_ERR (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_SERR) * 0x10))
  161. #define UIC_BASE_EMAC (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  162. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  163. #endif
  164. #undef INFO_4XX_ENET
  165. #define BI_PHYMODE_NONE 0
  166. #define BI_PHYMODE_ZMII 1
  167. #define BI_PHYMODE_RGMII 2
  168. #define BI_PHYMODE_GMII 3
  169. #define BI_PHYMODE_RTBI 4
  170. #define BI_PHYMODE_TBI 5
  171. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  172. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  173. defined(CONFIG_405EX)
  174. #define BI_PHYMODE_SMII 6
  175. #define BI_PHYMODE_MII 7
  176. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  177. #define BI_PHYMODE_RMII 8
  178. #endif
  179. #endif
  180. #define BI_PHYMODE_SGMII 9
  181. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  182. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  183. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  184. defined(CONFIG_405EX)
  185. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  186. #endif
  187. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  188. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  189. #endif
  190. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  191. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  192. #else
  193. #define MAL_RX_CHAN_MUL 1
  194. #endif
  195. /*--------------------------------------------------------------------+
  196. * Fixed PHY (PHY-less) support for Ethernet Ports.
  197. *--------------------------------------------------------------------*/
  198. /*
  199. * Some boards do not have a PHY for each ethernet port. These ports
  200. * are known as Fixed PHY (or PHY-less) ports. For such ports, set
  201. * the appropriate CONFIG_PHY_ADDR equal to CONFIG_FIXED_PHY and
  202. * then define CONFIG_SYS_FIXED_PHY_PORTS to define what the speed and
  203. * duplex should be for these ports in the board configuration
  204. * file.
  205. *
  206. * For Example:
  207. * #define CONFIG_FIXED_PHY 0xFFFFFFFF
  208. *
  209. * #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  210. * #define CONFIG_PHY1_ADDR 1
  211. * #define CONFIG_PHY2_ADDR CONFIG_FIXED_PHY
  212. * #define CONFIG_PHY3_ADDR 3
  213. *
  214. * #define CONFIG_SYS_FIXED_PHY_PORT(devnum,speed,duplex) \
  215. * {devnum, speed, duplex},
  216. *
  217. * #define CONFIG_SYS_FIXED_PHY_PORTS \
  218. * CONFIG_SYS_FIXED_PHY_PORT(0,1000,FULL) \
  219. * CONFIG_SYS_FIXED_PHY_PORT(2,100,HALF)
  220. */
  221. #ifndef CONFIG_FIXED_PHY
  222. #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */
  223. #endif
  224. #ifndef CONFIG_SYS_FIXED_PHY_PORTS
  225. #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */
  226. #endif
  227. struct fixed_phy_port {
  228. unsigned int devnum; /* ethernet port */
  229. unsigned int speed; /* specified speed 10,100 or 1000 */
  230. unsigned int duplex; /* specified duplex FULL or HALF */
  231. };
  232. static const struct fixed_phy_port fixed_phy_port[] = {
  233. CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
  234. };
  235. /*-----------------------------------------------------------------------------+
  236. * Global variables. TX and RX descriptors and buffers.
  237. *-----------------------------------------------------------------------------*/
  238. /*
  239. * Get count of EMAC devices (doesn't have to be the max. possible number
  240. * supported by the cpu)
  241. *
  242. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  243. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  244. * 405EX/405EXr eval board, using the same binary.
  245. */
  246. #if defined(CONFIG_BOARD_EMAC_COUNT)
  247. #define LAST_EMAC_NUM board_emac_count()
  248. #else /* CONFIG_BOARD_EMAC_COUNT */
  249. #if defined(CONFIG_HAS_ETH3)
  250. #define LAST_EMAC_NUM 4
  251. #elif defined(CONFIG_HAS_ETH2)
  252. #define LAST_EMAC_NUM 3
  253. #elif defined(CONFIG_HAS_ETH1)
  254. #define LAST_EMAC_NUM 2
  255. #else
  256. #define LAST_EMAC_NUM 1
  257. #endif
  258. #endif /* CONFIG_BOARD_EMAC_COUNT */
  259. /* normal boards start with EMAC0 */
  260. #if !defined(CONFIG_EMAC_NR_START)
  261. #define CONFIG_EMAC_NR_START 0
  262. #endif
  263. #define MAL_RX_DESC_SIZE 2048
  264. #define MAL_TX_DESC_SIZE 2048
  265. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  266. /*-----------------------------------------------------------------------------+
  267. * Prototypes and externals.
  268. *-----------------------------------------------------------------------------*/
  269. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  270. int enetInt (struct eth_device *dev);
  271. static void mal_err (struct eth_device *dev, unsigned long isr,
  272. unsigned long uic, unsigned long maldef,
  273. unsigned long mal_errr);
  274. static void emac_err (struct eth_device *dev, unsigned long isr);
  275. extern int phy_setup_aneg (char *devname, unsigned char addr);
  276. extern int emac4xx_miiphy_read (const char *devname, unsigned char addr,
  277. unsigned char reg, unsigned short *value);
  278. extern int emac4xx_miiphy_write (const char *devname, unsigned char addr,
  279. unsigned char reg, unsigned short value);
  280. int board_emac_count(void);
  281. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  282. {
  283. #if defined(CONFIG_440SPE) || \
  284. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  285. defined(CONFIG_405EX)
  286. u32 val;
  287. mfsdr(SDR0_MFR, val);
  288. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  289. mtsdr(SDR0_MFR, val);
  290. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  291. u32 val;
  292. mfsdr(SDR0_ETH_CFG, val);
  293. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  294. mtsdr(SDR0_ETH_CFG, val);
  295. #endif
  296. }
  297. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  298. {
  299. #if defined(CONFIG_440SPE) || \
  300. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  301. defined(CONFIG_405EX)
  302. u32 val;
  303. mfsdr(SDR0_MFR, val);
  304. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  305. mtsdr(SDR0_MFR, val);
  306. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  307. u32 val;
  308. mfsdr(SDR0_ETH_CFG, val);
  309. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  310. mtsdr(SDR0_ETH_CFG, val);
  311. #endif
  312. }
  313. /*-----------------------------------------------------------------------------+
  314. | ppc_4xx_eth_halt
  315. | Disable MAL channel, and EMACn
  316. +-----------------------------------------------------------------------------*/
  317. static void ppc_4xx_eth_halt (struct eth_device *dev)
  318. {
  319. EMAC_4XX_HW_PST hw_p = dev->priv;
  320. u32 val = 10000;
  321. out_be32((void *)EMAC0_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  322. /* 1st reset MAL channel */
  323. /* Note: writing a 0 to a channel has no effect */
  324. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  325. mtdcr (MAL0_TXCARR, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  326. #else
  327. mtdcr (MAL0_TXCARR, (MAL_CR_MMSR >> hw_p->devnum));
  328. #endif
  329. mtdcr (MAL0_RXCARR, (MAL_CR_MMSR >> hw_p->devnum));
  330. /* wait for reset */
  331. while (mfdcr (MAL0_RXCASR) & (MAL_CR_MMSR >> hw_p->devnum)) {
  332. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  333. val--;
  334. if (val == 0)
  335. break;
  336. }
  337. /* provide clocks for EMAC internal loopback */
  338. emac_loopback_enable(hw_p);
  339. /* EMAC RESET */
  340. out_be32((void *)EMAC0_MR0 + hw_p->hw_addr, EMAC_MR0_SRST);
  341. /* remove clocks for EMAC internal loopback */
  342. emac_loopback_disable(hw_p);
  343. #ifndef CONFIG_NETCONSOLE
  344. hw_p->print_speed = 1; /* print speed message again next time */
  345. #endif
  346. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  347. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  348. mfsdr(SDR0_ETH_CFG, val);
  349. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  350. mtsdr(SDR0_ETH_CFG, val);
  351. #endif
  352. return;
  353. }
  354. #if defined (CONFIG_440GX)
  355. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  356. {
  357. unsigned long pfc1;
  358. unsigned long zmiifer;
  359. unsigned long rmiifer;
  360. mfsdr(SDR0_PFC1, pfc1);
  361. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  362. zmiifer = 0;
  363. rmiifer = 0;
  364. switch (pfc1) {
  365. case 1:
  366. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  367. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  368. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  369. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  370. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  371. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  372. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  373. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  374. break;
  375. case 2:
  376. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  377. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  378. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  379. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  380. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  381. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  382. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  383. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  384. break;
  385. case 3:
  386. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  387. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  388. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  389. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  390. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  391. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  392. break;
  393. case 4:
  394. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  395. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  396. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  397. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  398. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  399. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  400. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  401. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  402. break;
  403. case 5:
  404. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  405. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  406. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  407. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  408. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  409. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  410. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  411. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  412. break;
  413. case 6:
  414. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  415. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  416. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  417. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  418. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  419. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  420. break;
  421. case 0:
  422. default:
  423. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  424. rmiifer = 0x0;
  425. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  426. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  427. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  428. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  429. break;
  430. }
  431. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  432. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  433. out_be32((void *)ZMII0_FER, zmiifer);
  434. out_be32((void *)RGMII_FER, rmiifer);
  435. return ((int)pfc1);
  436. }
  437. #endif /* CONFIG_440_GX */
  438. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  439. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  440. {
  441. unsigned long zmiifer=0x0;
  442. unsigned long pfc1;
  443. mfsdr(SDR0_PFC1, pfc1);
  444. pfc1 &= SDR0_PFC1_SELECT_MASK;
  445. switch (pfc1) {
  446. case SDR0_PFC1_SELECT_CONFIG_2:
  447. /* 1 x GMII port */
  448. out_be32((void *)ZMII0_FER, 0x00);
  449. out_be32((void *)RGMII_FER, 0x00000037);
  450. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  451. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  452. break;
  453. case SDR0_PFC1_SELECT_CONFIG_4:
  454. /* 2 x RGMII ports */
  455. out_be32((void *)ZMII0_FER, 0x00);
  456. out_be32((void *)RGMII_FER, 0x00000055);
  457. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  458. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  459. break;
  460. case SDR0_PFC1_SELECT_CONFIG_6:
  461. /* 2 x SMII ports */
  462. out_be32((void *)ZMII0_FER,
  463. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  464. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  465. out_be32((void *)RGMII_FER, 0x00000000);
  466. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  467. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  468. break;
  469. case SDR0_PFC1_SELECT_CONFIG_1_2:
  470. /* only 1 x MII supported */
  471. out_be32((void *)ZMII0_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  472. out_be32((void *)RGMII_FER, 0x00000000);
  473. bis->bi_phymode[0] = BI_PHYMODE_MII;
  474. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  475. break;
  476. default:
  477. break;
  478. }
  479. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  480. zmiifer = in_be32((void *)ZMII0_FER);
  481. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  482. out_be32((void *)ZMII0_FER, zmiifer);
  483. return ((int)0x0);
  484. }
  485. #endif /* CONFIG_440EPX */
  486. #if defined(CONFIG_405EX)
  487. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  488. {
  489. u32 rgmiifer = 0;
  490. /*
  491. * The 405EX(r)'s RGMII bridge can operate in one of several
  492. * modes, only one of which (2 x RGMII) allows the
  493. * simultaneous use of both EMACs on the 405EX.
  494. */
  495. switch (CONFIG_EMAC_PHY_MODE) {
  496. case EMAC_PHY_MODE_NONE:
  497. /* No ports */
  498. rgmiifer |= RGMII_FER_DIS << 0;
  499. rgmiifer |= RGMII_FER_DIS << 4;
  500. out_be32((void *)RGMII_FER, rgmiifer);
  501. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  502. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  503. break;
  504. case EMAC_PHY_MODE_NONE_RGMII:
  505. /* 1 x RGMII port on channel 0 */
  506. rgmiifer |= RGMII_FER_RGMII << 0;
  507. rgmiifer |= RGMII_FER_DIS << 4;
  508. out_be32((void *)RGMII_FER, rgmiifer);
  509. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  510. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  511. break;
  512. case EMAC_PHY_MODE_RGMII_NONE:
  513. /* 1 x RGMII port on channel 1 */
  514. rgmiifer |= RGMII_FER_DIS << 0;
  515. rgmiifer |= RGMII_FER_RGMII << 4;
  516. out_be32((void *)RGMII_FER, rgmiifer);
  517. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  518. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  519. break;
  520. case EMAC_PHY_MODE_RGMII_RGMII:
  521. /* 2 x RGMII ports */
  522. rgmiifer |= RGMII_FER_RGMII << 0;
  523. rgmiifer |= RGMII_FER_RGMII << 4;
  524. out_be32((void *)RGMII_FER, rgmiifer);
  525. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  526. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  527. break;
  528. case EMAC_PHY_MODE_NONE_GMII:
  529. /* 1 x GMII port on channel 0 */
  530. rgmiifer |= RGMII_FER_GMII << 0;
  531. rgmiifer |= RGMII_FER_DIS << 4;
  532. out_be32((void *)RGMII_FER, rgmiifer);
  533. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  534. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  535. break;
  536. case EMAC_PHY_MODE_NONE_MII:
  537. /* 1 x MII port on channel 0 */
  538. rgmiifer |= RGMII_FER_MII << 0;
  539. rgmiifer |= RGMII_FER_DIS << 4;
  540. out_be32((void *)RGMII_FER, rgmiifer);
  541. bis->bi_phymode[0] = BI_PHYMODE_MII;
  542. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  543. break;
  544. case EMAC_PHY_MODE_GMII_NONE:
  545. /* 1 x GMII port on channel 1 */
  546. rgmiifer |= RGMII_FER_DIS << 0;
  547. rgmiifer |= RGMII_FER_GMII << 4;
  548. out_be32((void *)RGMII_FER, rgmiifer);
  549. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  550. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  551. break;
  552. case EMAC_PHY_MODE_MII_NONE:
  553. /* 1 x MII port on channel 1 */
  554. rgmiifer |= RGMII_FER_DIS << 0;
  555. rgmiifer |= RGMII_FER_MII << 4;
  556. out_be32((void *)RGMII_FER, rgmiifer);
  557. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  558. bis->bi_phymode[1] = BI_PHYMODE_MII;
  559. break;
  560. default:
  561. break;
  562. }
  563. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  564. rgmiifer = in_be32((void *)RGMII_FER);
  565. rgmiifer |= (1 << (19-devnum));
  566. out_be32((void *)RGMII_FER, rgmiifer);
  567. return ((int)0x0);
  568. }
  569. #endif /* CONFIG_405EX */
  570. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  571. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  572. {
  573. u32 eth_cfg;
  574. u32 zmiifer; /* ZMII0_FER reg. */
  575. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  576. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  577. int mode;
  578. zmiifer = 0;
  579. rmiifer = 0;
  580. rmiifer1 = 0;
  581. #if defined(CONFIG_460EX)
  582. mode = 9;
  583. mfsdr(SDR0_ETH_CFG, eth_cfg);
  584. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  585. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0))
  586. mode = 11; /* config SGMII */
  587. #else
  588. mode = 10;
  589. mfsdr(SDR0_ETH_CFG, eth_cfg);
  590. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  591. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0) &&
  592. ((eth_cfg & SDR0_ETH_CFG_SGMII2_ENABLE) > 0))
  593. mode = 12; /* config SGMII */
  594. #endif
  595. /* TODO:
  596. * NOTE: 460GT has 2 RGMII bridge cores:
  597. * emac0 ------ RGMII0_BASE
  598. * |
  599. * emac1 -----+
  600. *
  601. * emac2 ------ RGMII1_BASE
  602. * |
  603. * emac3 -----+
  604. *
  605. * 460EX has 1 RGMII bridge core:
  606. * and RGMII1_BASE is disabled
  607. * emac0 ------ RGMII0_BASE
  608. * |
  609. * emac1 -----+
  610. */
  611. /*
  612. * Right now only 2*RGMII is supported. Please extend when needed.
  613. * sr - 2008-02-19
  614. * Add SGMII support.
  615. * vg - 2008-07-28
  616. */
  617. switch (mode) {
  618. case 1:
  619. /* 1 MII - 460EX */
  620. /* GMC0 EMAC4_0, ZMII Bridge */
  621. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  622. bis->bi_phymode[0] = BI_PHYMODE_MII;
  623. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  624. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  625. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  626. break;
  627. case 2:
  628. /* 2 MII - 460GT */
  629. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  630. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  631. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  632. bis->bi_phymode[0] = BI_PHYMODE_MII;
  633. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  634. bis->bi_phymode[2] = BI_PHYMODE_MII;
  635. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  636. break;
  637. case 3:
  638. /* 2 RMII - 460EX */
  639. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  640. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  641. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  642. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  643. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  644. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  645. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  646. break;
  647. case 4:
  648. /* 4 RMII - 460GT */
  649. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  650. /* ZMII Bridge */
  651. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  652. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  653. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  654. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  655. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  656. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  657. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  658. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  659. break;
  660. case 5:
  661. /* 2 SMII - 460EX */
  662. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  663. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  664. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  665. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  666. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  667. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  668. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  669. break;
  670. case 6:
  671. /* 4 SMII - 460GT */
  672. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  673. /* ZMII Bridge */
  674. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  675. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  676. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  677. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  678. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  679. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  680. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  681. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  682. break;
  683. case 7:
  684. /* This is the default mode that we want for board bringup - Maple */
  685. /* 1 GMII - 460EX */
  686. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  687. rmiifer |= RGMII_FER_MDIO(0);
  688. if (devnum == 0) {
  689. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  690. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  691. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  692. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  693. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  694. } else {
  695. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  696. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  697. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  698. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  699. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  700. }
  701. break;
  702. case 8:
  703. /* 2 GMII - 460GT */
  704. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  705. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  706. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  707. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  708. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  709. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  710. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  711. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  712. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  713. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  714. break;
  715. case 9:
  716. /* 2 RGMII - 460EX */
  717. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  718. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  719. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  720. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  721. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  722. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  723. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  724. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  725. break;
  726. case 10:
  727. /* 4 RGMII - 460GT */
  728. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  729. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  730. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  731. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  732. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  733. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  734. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  735. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  736. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  737. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  738. break;
  739. case 11:
  740. /* 2 SGMII - 460EX */
  741. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  742. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  743. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  744. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  745. break;
  746. case 12:
  747. /* 3 SGMII - 460GT */
  748. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  749. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  750. bis->bi_phymode[2] = BI_PHYMODE_SGMII;
  751. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  752. break;
  753. default:
  754. break;
  755. }
  756. /* Set EMAC for MDIO */
  757. mfsdr(SDR0_ETH_CFG, eth_cfg);
  758. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  759. mtsdr(SDR0_ETH_CFG, eth_cfg);
  760. out_be32((void *)RGMII_FER, rmiifer);
  761. #if defined(CONFIG_460GT)
  762. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  763. #endif
  764. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  765. mfsdr(SDR0_ETH_CFG, eth_cfg);
  766. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  767. mtsdr(SDR0_ETH_CFG, eth_cfg);
  768. return 0;
  769. }
  770. #endif /* CONFIG_460EX || CONFIG_460GT */
  771. static inline void *malloc_aligned(u32 size, u32 align)
  772. {
  773. return (void *)(((u32)malloc(size + align) + align - 1) &
  774. ~(align - 1));
  775. }
  776. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  777. {
  778. int i;
  779. unsigned long reg = 0;
  780. unsigned long msr;
  781. unsigned long speed;
  782. unsigned long duplex;
  783. unsigned long failsafe;
  784. unsigned mode_reg;
  785. unsigned short devnum;
  786. unsigned short reg_short;
  787. #if defined(CONFIG_440GX) || \
  788. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  789. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  790. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  791. defined(CONFIG_405EX)
  792. u32 opbfreq;
  793. sys_info_t sysinfo;
  794. #if defined(CONFIG_440GX) || \
  795. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  796. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  797. defined(CONFIG_405EX)
  798. int ethgroup = -1;
  799. #endif
  800. #endif
  801. u32 bd_cached;
  802. u32 bd_uncached = 0;
  803. #ifdef CONFIG_4xx_DCACHE
  804. static u32 last_used_ea = 0;
  805. #endif
  806. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  807. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  808. defined(CONFIG_405EX)
  809. int rgmii_channel;
  810. #endif
  811. EMAC_4XX_HW_PST hw_p = dev->priv;
  812. /* before doing anything, figure out if we have a MAC address */
  813. /* if not, bail */
  814. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  815. printf("ERROR: ethaddr not set!\n");
  816. return -1;
  817. }
  818. #if defined(CONFIG_440GX) || \
  819. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  820. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  821. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  822. defined(CONFIG_405EX)
  823. /* Need to get the OPB frequency so we can access the PHY */
  824. get_sys_info (&sysinfo);
  825. #endif
  826. msr = mfmsr ();
  827. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  828. devnum = hw_p->devnum;
  829. #ifdef INFO_4XX_ENET
  830. /* AS.HARNOIS
  831. * We should have :
  832. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  833. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  834. * is possible that new packets (without relationship with
  835. * current transfer) have got the time to arrived before
  836. * netloop calls eth_halt
  837. */
  838. printf ("About preceeding transfer (eth%d):\n"
  839. "- Sent packet number %d\n"
  840. "- Received packet number %d\n"
  841. "- Handled packet number %d\n",
  842. hw_p->devnum,
  843. hw_p->stats.pkts_tx,
  844. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  845. hw_p->stats.pkts_tx = 0;
  846. hw_p->stats.pkts_rx = 0;
  847. hw_p->stats.pkts_handled = 0;
  848. hw_p->print_speed = 1; /* print speed message again next time */
  849. #endif
  850. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  851. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  852. hw_p->rx_slot = 0; /* MAL Receive Slot */
  853. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  854. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  855. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  856. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  857. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  858. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  859. /* set RMII mode */
  860. /* NOTE: 440GX spec states that mode is mutually exclusive */
  861. /* NOTE: Therefore, disable all other EMACS, since we handle */
  862. /* NOTE: only one emac at a time */
  863. reg = 0;
  864. out_be32((void *)ZMII0_FER, 0);
  865. udelay (100);
  866. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  867. out_be32((void *)ZMII0_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  868. #elif defined(CONFIG_440GX) || \
  869. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  870. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  871. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  872. #endif
  873. out_be32((void *)ZMII0_SSR, ZMII0_SSR_SP << ZMII0_SSR_V(devnum));
  874. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  875. #if defined(CONFIG_405EX)
  876. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  877. #endif
  878. sync();
  879. /* provide clocks for EMAC internal loopback */
  880. emac_loopback_enable(hw_p);
  881. /* EMAC RESET */
  882. out_be32((void *)EMAC0_MR0 + hw_p->hw_addr, EMAC_MR0_SRST);
  883. /* remove clocks for EMAC internal loopback */
  884. emac_loopback_disable(hw_p);
  885. failsafe = 1000;
  886. while ((in_be32((void *)EMAC0_MR0 + hw_p->hw_addr) & (EMAC_MR0_SRST)) && failsafe) {
  887. udelay (1000);
  888. failsafe--;
  889. }
  890. if (failsafe <= 0)
  891. printf("\nProblem resetting EMAC!\n");
  892. #if defined(CONFIG_440GX) || \
  893. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  894. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  895. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  896. defined(CONFIG_405EX)
  897. /* Whack the M1 register */
  898. mode_reg = 0x0;
  899. mode_reg &= ~0x00000038;
  900. opbfreq = sysinfo.freqOPB / 1000000;
  901. if (opbfreq <= 50);
  902. else if (opbfreq <= 66)
  903. mode_reg |= EMAC_MR1_OBCI_66;
  904. else if (opbfreq <= 83)
  905. mode_reg |= EMAC_MR1_OBCI_83;
  906. else if (opbfreq <= 100)
  907. mode_reg |= EMAC_MR1_OBCI_100;
  908. else
  909. mode_reg |= EMAC_MR1_OBCI_GT100;
  910. out_be32((void *)EMAC0_MR1 + hw_p->hw_addr, mode_reg);
  911. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  912. #if defined(CONFIG_GPCS_PHY_ADDR) || defined(CONFIG_GPCS_PHY1_ADDR) || \
  913. defined(CONFIG_GPCS_PHY2_ADDR) || defined(CONFIG_GPCS_PHY3_ADDR)
  914. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  915. /*
  916. * In SGMII mode, GPCS access is needed for
  917. * communication with the internal SGMII SerDes.
  918. */
  919. switch (devnum) {
  920. #if defined(CONFIG_GPCS_PHY_ADDR)
  921. case 0:
  922. reg = CONFIG_GPCS_PHY_ADDR;
  923. break;
  924. #endif
  925. #if defined(CONFIG_GPCS_PHY1_ADDR)
  926. case 1:
  927. reg = CONFIG_GPCS_PHY1_ADDR;
  928. break;
  929. #endif
  930. #if defined(CONFIG_GPCS_PHY2_ADDR)
  931. case 2:
  932. reg = CONFIG_GPCS_PHY2_ADDR;
  933. break;
  934. #endif
  935. #if defined(CONFIG_GPCS_PHY3_ADDR)
  936. case 3:
  937. reg = CONFIG_GPCS_PHY3_ADDR;
  938. break;
  939. #endif
  940. }
  941. mode_reg = in_be32((void *)EMAC0_MR1 + hw_p->hw_addr);
  942. mode_reg |= EMAC_MR1_MF_1000GPCS | EMAC_MR1_IPPA_SET(reg);
  943. out_be32((void *)EMAC0_MR1 + hw_p->hw_addr, mode_reg);
  944. /* Configure GPCS interface to recommended setting for SGMII */
  945. miiphy_reset(dev->name, reg);
  946. miiphy_write(dev->name, reg, 0x04, 0x8120); /* AsymPause, FDX */
  947. miiphy_write(dev->name, reg, 0x07, 0x2801); /* msg_pg, toggle */
  948. miiphy_write(dev->name, reg, 0x00, 0x0140); /* 1Gbps, FDX */
  949. }
  950. #endif /* defined(CONFIG_GPCS_PHY_ADDR) */
  951. /* wait for PHY to complete auto negotiation */
  952. reg_short = 0;
  953. switch (devnum) {
  954. case 0:
  955. reg = CONFIG_PHY_ADDR;
  956. break;
  957. #if defined (CONFIG_PHY1_ADDR)
  958. case 1:
  959. reg = CONFIG_PHY1_ADDR;
  960. break;
  961. #endif
  962. #if defined (CONFIG_PHY2_ADDR)
  963. case 2:
  964. reg = CONFIG_PHY2_ADDR;
  965. break;
  966. #endif
  967. #if defined (CONFIG_PHY3_ADDR)
  968. case 3:
  969. reg = CONFIG_PHY3_ADDR;
  970. break;
  971. #endif
  972. default:
  973. reg = CONFIG_PHY_ADDR;
  974. break;
  975. }
  976. bis->bi_phynum[devnum] = reg;
  977. if (reg == CONFIG_FIXED_PHY)
  978. goto get_speed;
  979. #if defined(CONFIG_PHY_RESET)
  980. /*
  981. * Reset the phy, only if its the first time through
  982. * otherwise, just check the speeds & feeds
  983. */
  984. if (hw_p->first_init == 0) {
  985. #if defined(CONFIG_M88E1111_PHY)
  986. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  987. miiphy_write (dev->name, reg, 0x18, 0x4101);
  988. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  989. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  990. #if defined(CONFIG_M88E1111_DISABLE_FIBER)
  991. miiphy_read(dev->name, reg, 0x1b, &reg_short);
  992. reg_short |= 0x8000;
  993. miiphy_write(dev->name, reg, 0x1b, reg_short);
  994. #endif
  995. #endif
  996. #if defined(CONFIG_M88E1112_PHY)
  997. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  998. /*
  999. * Marvell 88E1112 PHY needs to have the SGMII MAC
  1000. * interace (page 2) properly configured to
  1001. * communicate with the 460EX/GT GPCS interface.
  1002. */
  1003. /* Set access to Page 2 */
  1004. miiphy_write(dev->name, reg, 0x16, 0x0002);
  1005. miiphy_write(dev->name, reg, 0x00, 0x0040); /* 1Gbps */
  1006. miiphy_read(dev->name, reg, 0x1a, &reg_short);
  1007. reg_short |= 0x8000; /* bypass Auto-Negotiation */
  1008. miiphy_write(dev->name, reg, 0x1a, reg_short);
  1009. miiphy_reset(dev->name, reg); /* reset MAC interface */
  1010. /* Reset access to Page 0 */
  1011. miiphy_write(dev->name, reg, 0x16, 0x0000);
  1012. }
  1013. #endif /* defined(CONFIG_M88E1112_PHY) */
  1014. miiphy_reset (dev->name, reg);
  1015. #if defined(CONFIG_440GX) || \
  1016. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1017. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1018. defined(CONFIG_405EX)
  1019. #if defined(CONFIG_CIS8201_PHY)
  1020. /*
  1021. * Cicada 8201 PHY needs to have an extended register whacked
  1022. * for RGMII mode.
  1023. */
  1024. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  1025. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  1026. miiphy_write (dev->name, reg, 23, 0x1300);
  1027. #else
  1028. miiphy_write (dev->name, reg, 23, 0x1000);
  1029. #endif
  1030. /*
  1031. * Vitesse VSC8201/Cicada CIS8201 errata:
  1032. * Interoperability problem with Intel 82547EI phys
  1033. * This work around (provided by Vitesse) changes
  1034. * the default timer convergence from 8ms to 12ms
  1035. */
  1036. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1037. miiphy_write (dev->name, reg, 0x08, 0x0200);
  1038. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  1039. miiphy_write (dev->name, reg, 0x02, 0x0004);
  1040. miiphy_write (dev->name, reg, 0x01, 0x0671);
  1041. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  1042. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1043. miiphy_write (dev->name, reg, 0x08, 0x0000);
  1044. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  1045. /* end Vitesse/Cicada errata */
  1046. }
  1047. #endif /* defined(CONFIG_CIS8201_PHY) */
  1048. #if defined(CONFIG_ET1011C_PHY)
  1049. /*
  1050. * Agere ET1011c PHY needs to have an extended register whacked
  1051. * for RGMII mode.
  1052. */
  1053. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  1054. miiphy_read (dev->name, reg, 0x16, &reg_short);
  1055. reg_short &= ~(0x7);
  1056. reg_short |= 0x6; /* RGMII DLL Delay*/
  1057. miiphy_write (dev->name, reg, 0x16, reg_short);
  1058. miiphy_read (dev->name, reg, 0x17, &reg_short);
  1059. reg_short &= ~(0x40);
  1060. miiphy_write (dev->name, reg, 0x17, reg_short);
  1061. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  1062. }
  1063. #endif /* defined(CONFIG_ET1011C_PHY) */
  1064. #endif /* defined(CONFIG_440GX) ... */
  1065. /* Start/Restart autonegotiation */
  1066. phy_setup_aneg (dev->name, reg);
  1067. udelay (1000);
  1068. }
  1069. #endif /* defined(CONFIG_PHY_RESET) */
  1070. miiphy_read (dev->name, reg, MII_BMSR, &reg_short);
  1071. /*
  1072. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  1073. */
  1074. if ((reg_short & BMSR_ANEGCAPABLE)
  1075. && !(reg_short & BMSR_ANEGCOMPLETE)) {
  1076. puts ("Waiting for PHY auto negotiation to complete");
  1077. i = 0;
  1078. while (!(reg_short & BMSR_ANEGCOMPLETE)) {
  1079. /*
  1080. * Timeout reached ?
  1081. */
  1082. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  1083. puts (" TIMEOUT !\n");
  1084. break;
  1085. }
  1086. if ((i++ % 1000) == 0) {
  1087. putc ('.');
  1088. }
  1089. udelay (1000); /* 1 ms */
  1090. miiphy_read (dev->name, reg, MII_BMSR, &reg_short);
  1091. }
  1092. puts (" done\n");
  1093. udelay (500000); /* another 500 ms (results in faster booting) */
  1094. }
  1095. get_speed:
  1096. if (reg == CONFIG_FIXED_PHY) {
  1097. for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
  1098. if (devnum == fixed_phy_port[i].devnum) {
  1099. speed = fixed_phy_port[i].speed;
  1100. duplex = fixed_phy_port[i].duplex;
  1101. break;
  1102. }
  1103. }
  1104. if (i == ARRAY_SIZE(fixed_phy_port)) {
  1105. printf("ERROR: PHY (%s) not configured correctly!\n",
  1106. dev->name);
  1107. return -1;
  1108. }
  1109. } else {
  1110. speed = miiphy_speed(dev->name, reg);
  1111. duplex = miiphy_duplex(dev->name, reg);
  1112. }
  1113. if (hw_p->print_speed) {
  1114. hw_p->print_speed = 0;
  1115. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  1116. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  1117. hw_p->devnum);
  1118. }
  1119. #if defined(CONFIG_440) && \
  1120. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  1121. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1122. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  1123. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1124. mfsdr(SDR0_MFR, reg);
  1125. if (speed == 100) {
  1126. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  1127. } else {
  1128. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  1129. }
  1130. mtsdr(SDR0_MFR, reg);
  1131. #endif
  1132. /* Set ZMII/RGMII speed according to the phy link speed */
  1133. reg = in_be32((void *)ZMII0_SSR);
  1134. if ( (speed == 100) || (speed == 1000) )
  1135. out_be32((void *)ZMII0_SSR, reg | (ZMII0_SSR_SP << ZMII0_SSR_V (devnum)));
  1136. else
  1137. out_be32((void *)ZMII0_SSR, reg & (~(ZMII0_SSR_SP << ZMII0_SSR_V (devnum))));
  1138. if ((devnum == 2) || (devnum == 3)) {
  1139. if (speed == 1000)
  1140. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  1141. else if (speed == 100)
  1142. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  1143. else if (speed == 10)
  1144. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  1145. else {
  1146. printf("Error in RGMII Speed\n");
  1147. return -1;
  1148. }
  1149. out_be32((void *)RGMII_SSR, reg);
  1150. }
  1151. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  1152. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1153. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1154. defined(CONFIG_405EX)
  1155. if (devnum >= 2)
  1156. rgmii_channel = devnum - 2;
  1157. else
  1158. rgmii_channel = devnum;
  1159. if (speed == 1000)
  1160. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  1161. else if (speed == 100)
  1162. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  1163. else if (speed == 10)
  1164. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  1165. else {
  1166. printf("Error in RGMII Speed\n");
  1167. return -1;
  1168. }
  1169. out_be32((void *)RGMII_SSR, reg);
  1170. #if defined(CONFIG_460GT)
  1171. if ((devnum == 2) || (devnum == 3))
  1172. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  1173. #endif
  1174. #endif
  1175. /* set the Mal configuration reg */
  1176. #if defined(CONFIG_440GX) || \
  1177. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1178. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1179. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1180. defined(CONFIG_405EX)
  1181. mtdcr (MAL0_CFG, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  1182. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  1183. #else
  1184. mtdcr (MAL0_CFG, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  1185. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  1186. if (get_pvr() == PVR_440GP_RB) {
  1187. mtdcr (MAL0_CFG, mfdcr(MAL0_CFG) & ~MAL_CR_PLBB);
  1188. }
  1189. #endif
  1190. /*
  1191. * Malloc MAL buffer desciptors, make sure they are
  1192. * aligned on cache line boundary size
  1193. * (401/403/IOP480 = 16, 405 = 32)
  1194. * and doesn't cross cache block boundaries.
  1195. */
  1196. if (hw_p->first_init == 0) {
  1197. debug("*** Allocating descriptor memory ***\n");
  1198. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  1199. if (!bd_cached) {
  1200. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  1201. return -1;
  1202. }
  1203. #ifdef CONFIG_4xx_DCACHE
  1204. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  1205. if (!last_used_ea)
  1206. #if defined(CONFIG_SYS_MEM_TOP_HIDE)
  1207. bd_uncached = bis->bi_memsize + CONFIG_SYS_MEM_TOP_HIDE;
  1208. #else
  1209. bd_uncached = bis->bi_memsize;
  1210. #endif
  1211. else
  1212. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  1213. last_used_ea = bd_uncached;
  1214. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  1215. TLB_WORD2_I_ENABLE);
  1216. #else
  1217. bd_uncached = bd_cached;
  1218. #endif
  1219. hw_p->tx_phys = bd_cached;
  1220. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  1221. hw_p->tx = (mal_desc_t *)(bd_uncached);
  1222. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  1223. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  1224. }
  1225. for (i = 0; i < NUM_TX_BUFF; i++) {
  1226. hw_p->tx[i].ctrl = 0;
  1227. hw_p->tx[i].data_len = 0;
  1228. if (hw_p->first_init == 0)
  1229. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  1230. L1_CACHE_BYTES);
  1231. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1232. if ((NUM_TX_BUFF - 1) == i)
  1233. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1234. hw_p->tx_run[i] = -1;
  1235. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  1236. }
  1237. for (i = 0; i < NUM_RX_BUFF; i++) {
  1238. hw_p->rx[i].ctrl = 0;
  1239. hw_p->rx[i].data_len = 0;
  1240. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  1241. if ((NUM_RX_BUFF - 1) == i)
  1242. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1243. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1244. hw_p->rx_ready[i] = -1;
  1245. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1246. }
  1247. reg = 0x00000000;
  1248. reg |= dev->enetaddr[0]; /* set high address */
  1249. reg = reg << 8;
  1250. reg |= dev->enetaddr[1];
  1251. out_be32((void *)EMAC0_IAH + hw_p->hw_addr, reg);
  1252. reg = 0x00000000;
  1253. reg |= dev->enetaddr[2]; /* set low address */
  1254. reg = reg << 8;
  1255. reg |= dev->enetaddr[3];
  1256. reg = reg << 8;
  1257. reg |= dev->enetaddr[4];
  1258. reg = reg << 8;
  1259. reg |= dev->enetaddr[5];
  1260. out_be32((void *)EMAC0_IAL + hw_p->hw_addr, reg);
  1261. switch (devnum) {
  1262. case 1:
  1263. /* setup MAL tx & rx channel pointers */
  1264. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1265. mtdcr (MAL0_TXCTP2R, hw_p->tx_phys);
  1266. #else
  1267. mtdcr (MAL0_TXCTP1R, hw_p->tx_phys);
  1268. #endif
  1269. #if defined(CONFIG_440)
  1270. mtdcr (MAL0_TXBADDR, 0x0);
  1271. mtdcr (MAL0_RXBADDR, 0x0);
  1272. #endif
  1273. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1274. mtdcr (MAL0_RXCTP8R, hw_p->rx_phys);
  1275. /* set RX buffer size */
  1276. mtdcr (MAL0_RCBS8, ENET_MAX_MTU_ALIGNED / 16);
  1277. #else
  1278. mtdcr (MAL0_RXCTP1R, hw_p->rx_phys);
  1279. /* set RX buffer size */
  1280. mtdcr (MAL0_RCBS1, ENET_MAX_MTU_ALIGNED / 16);
  1281. #endif
  1282. break;
  1283. #if defined (CONFIG_440GX)
  1284. case 2:
  1285. /* setup MAL tx & rx channel pointers */
  1286. mtdcr (MAL0_TXBADDR, 0x0);
  1287. mtdcr (MAL0_RXBADDR, 0x0);
  1288. mtdcr (MAL0_TXCTP2R, hw_p->tx_phys);
  1289. mtdcr (MAL0_RXCTP2R, hw_p->rx_phys);
  1290. /* set RX buffer size */
  1291. mtdcr (MAL0_RCBS2, ENET_MAX_MTU_ALIGNED / 16);
  1292. break;
  1293. case 3:
  1294. /* setup MAL tx & rx channel pointers */
  1295. mtdcr (MAL0_TXBADDR, 0x0);
  1296. mtdcr (MAL0_TXCTP3R, hw_p->tx_phys);
  1297. mtdcr (MAL0_RXBADDR, 0x0);
  1298. mtdcr (MAL0_RXCTP3R, hw_p->rx_phys);
  1299. /* set RX buffer size */
  1300. mtdcr (MAL0_RCBS3, ENET_MAX_MTU_ALIGNED / 16);
  1301. break;
  1302. #endif /* CONFIG_440GX */
  1303. #if defined (CONFIG_460GT)
  1304. case 2:
  1305. /* setup MAL tx & rx channel pointers */
  1306. mtdcr (MAL0_TXBADDR, 0x0);
  1307. mtdcr (MAL0_RXBADDR, 0x0);
  1308. mtdcr (MAL0_TXCTP2R, hw_p->tx_phys);
  1309. mtdcr (MAL0_RXCTP16R, hw_p->rx_phys);
  1310. /* set RX buffer size */
  1311. mtdcr (MAL0_RCBS16, ENET_MAX_MTU_ALIGNED / 16);
  1312. break;
  1313. case 3:
  1314. /* setup MAL tx & rx channel pointers */
  1315. mtdcr (MAL0_TXBADDR, 0x0);
  1316. mtdcr (MAL0_RXBADDR, 0x0);
  1317. mtdcr (MAL0_TXCTP3R, hw_p->tx_phys);
  1318. mtdcr (MAL0_RXCTP24R, hw_p->rx_phys);
  1319. /* set RX buffer size */
  1320. mtdcr (MAL0_RCBS24, ENET_MAX_MTU_ALIGNED / 16);
  1321. break;
  1322. #endif /* CONFIG_460GT */
  1323. case 0:
  1324. default:
  1325. /* setup MAL tx & rx channel pointers */
  1326. #if defined(CONFIG_440)
  1327. mtdcr (MAL0_TXBADDR, 0x0);
  1328. mtdcr (MAL0_RXBADDR, 0x0);
  1329. #endif
  1330. mtdcr (MAL0_TXCTP0R, hw_p->tx_phys);
  1331. mtdcr (MAL0_RXCTP0R, hw_p->rx_phys);
  1332. /* set RX buffer size */
  1333. mtdcr (MAL0_RCBS0, ENET_MAX_MTU_ALIGNED / 16);
  1334. break;
  1335. }
  1336. /* Enable MAL transmit and receive channels */
  1337. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1338. mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1339. #else
  1340. mtdcr (MAL0_TXCASR, (MAL_TXRX_CASR >> hw_p->devnum));
  1341. #endif
  1342. mtdcr (MAL0_RXCASR, (MAL_TXRX_CASR >> hw_p->devnum));
  1343. /* set transmit enable & receive enable */
  1344. out_be32((void *)EMAC0_MR0 + hw_p->hw_addr, EMAC_MR0_TXE | EMAC_MR0_RXE);
  1345. mode_reg = in_be32((void *)EMAC0_MR1 + hw_p->hw_addr);
  1346. /* set rx-/tx-fifo size */
  1347. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1348. /* set speed */
  1349. if (speed == _1000BASET) {
  1350. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1351. unsigned long pfc1;
  1352. mfsdr (SDR0_PFC1, pfc1);
  1353. pfc1 |= SDR0_PFC1_EM_1000;
  1354. mtsdr (SDR0_PFC1, pfc1);
  1355. #endif
  1356. mode_reg = mode_reg | EMAC_MR1_MF_1000MBPS | EMAC_MR1_IST;
  1357. } else if (speed == _100BASET)
  1358. mode_reg = mode_reg | EMAC_MR1_MF_100MBPS | EMAC_MR1_IST;
  1359. else
  1360. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1361. if (duplex == FULL)
  1362. mode_reg = mode_reg | 0x80000000 | EMAC_MR1_IST;
  1363. out_be32((void *)EMAC0_MR1 + hw_p->hw_addr, mode_reg);
  1364. /* Enable broadcast and indvidual address */
  1365. /* TBS: enabling runts as some misbehaved nics will send runts */
  1366. out_be32((void *)EMAC0_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1367. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1368. /* set transmit request threshold register */
  1369. out_be32((void *)EMAC0_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1370. /* set receive low/high water mark register */
  1371. #if defined(CONFIG_440)
  1372. /* 440s has a 64 byte burst length */
  1373. out_be32((void *)EMAC0_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1374. #else
  1375. /* 405s have a 16 byte burst length */
  1376. out_be32((void *)EMAC0_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1377. #endif /* defined(CONFIG_440) */
  1378. out_be32((void *)EMAC0_TMR1 + hw_p->hw_addr, 0xf8640000);
  1379. /* Set fifo limit entry in tx mode 0 */
  1380. out_be32((void *)EMAC0_TMR0 + hw_p->hw_addr, 0x00000003);
  1381. /* Frame gap set */
  1382. out_be32((void *)EMAC0_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1383. /* Set EMAC IER */
  1384. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1385. if (speed == _100BASET)
  1386. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1387. out_be32((void *)EMAC0_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1388. out_be32((void *)EMAC0_IER + hw_p->hw_addr, hw_p->emac_ier);
  1389. if (hw_p->first_init == 0) {
  1390. /*
  1391. * Connect interrupt service routines
  1392. */
  1393. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1394. (interrupt_handler_t *) enetInt, dev);
  1395. }
  1396. mtmsr (msr); /* enable interrupts again */
  1397. hw_p->bis = bis;
  1398. hw_p->first_init = 1;
  1399. return 0;
  1400. }
  1401. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1402. int len)
  1403. {
  1404. struct enet_frame *ef_ptr;
  1405. ulong time_start, time_now;
  1406. unsigned long temp_txm0;
  1407. EMAC_4XX_HW_PST hw_p = dev->priv;
  1408. ef_ptr = (struct enet_frame *) ptr;
  1409. /*-----------------------------------------------------------------------+
  1410. * Copy in our address into the frame.
  1411. *-----------------------------------------------------------------------*/
  1412. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1413. /*-----------------------------------------------------------------------+
  1414. * If frame is too long or too short, modify length.
  1415. *-----------------------------------------------------------------------*/
  1416. /* TBS: where does the fragment go???? */
  1417. if (len > ENET_MAX_MTU)
  1418. len = ENET_MAX_MTU;
  1419. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1420. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1421. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1422. /*-----------------------------------------------------------------------+
  1423. * set TX Buffer busy, and send it
  1424. *-----------------------------------------------------------------------*/
  1425. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1426. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1427. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1428. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1429. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1430. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1431. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1432. sync();
  1433. out_be32((void *)EMAC0_TMR0 + hw_p->hw_addr,
  1434. in_be32((void *)EMAC0_TMR0 + hw_p->hw_addr) | EMAC_TMR0_GNP0);
  1435. #ifdef INFO_4XX_ENET
  1436. hw_p->stats.pkts_tx++;
  1437. #endif
  1438. /*-----------------------------------------------------------------------+
  1439. * poll unitl the packet is sent and then make sure it is OK
  1440. *-----------------------------------------------------------------------*/
  1441. time_start = get_timer (0);
  1442. while (1) {
  1443. temp_txm0 = in_be32((void *)EMAC0_TMR0 + hw_p->hw_addr);
  1444. /* loop until either TINT turns on or 3 seconds elapse */
  1445. if ((temp_txm0 & EMAC_TMR0_GNP0) != 0) {
  1446. /* transmit is done, so now check for errors
  1447. * If there is an error, an interrupt should
  1448. * happen when we return
  1449. */
  1450. time_now = get_timer (0);
  1451. if ((time_now - time_start) > 3000) {
  1452. return (-1);
  1453. }
  1454. } else {
  1455. return (len);
  1456. }
  1457. }
  1458. }
  1459. int enetInt (struct eth_device *dev)
  1460. {
  1461. int serviced;
  1462. int rc = -1; /* default to not us */
  1463. u32 mal_isr;
  1464. u32 emac_isr = 0;
  1465. u32 mal_eob;
  1466. u32 uic_mal;
  1467. u32 uic_mal_err;
  1468. u32 uic_emac;
  1469. u32 uic_emac_b;
  1470. EMAC_4XX_HW_PST hw_p;
  1471. /*
  1472. * Because the mal is generic, we need to get the current
  1473. * eth device
  1474. */
  1475. dev = eth_get_dev();
  1476. hw_p = dev->priv;
  1477. /* enter loop that stays in interrupt code until nothing to service */
  1478. do {
  1479. serviced = 0;
  1480. uic_mal = mfdcr(UIC_BASE_MAL + UIC_MSR);
  1481. uic_mal_err = mfdcr(UIC_BASE_MAL_ERR + UIC_MSR);
  1482. uic_emac = mfdcr(UIC_BASE_EMAC + UIC_MSR);
  1483. uic_emac_b = mfdcr(UIC_BASE_EMAC_B + UIC_MSR);
  1484. if (!(uic_mal & (UIC_MAL_RXEOB | UIC_MAL_TXEOB))
  1485. && !(uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE))
  1486. && !(uic_emac & UIC_ETHx) && !(uic_emac_b & UIC_ETHxB)) {
  1487. /* not for us */
  1488. return (rc);
  1489. }
  1490. /* get and clear controller status interrupts */
  1491. /* look at MAL and EMAC error interrupts */
  1492. if (uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)) {
  1493. /* we have a MAL error interrupt */
  1494. mal_isr = mfdcr(MAL0_ESR);
  1495. mal_err(dev, mal_isr, uic_mal_err,
  1496. MAL_UIC_DEF, MAL_UIC_ERR);
  1497. /* clear MAL error interrupt status bits */
  1498. mtdcr(UIC_BASE_MAL_ERR + UIC_SR,
  1499. UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE);
  1500. return -1;
  1501. }
  1502. /* look for EMAC errors */
  1503. if ((uic_emac & UIC_ETHx) || (uic_emac_b & UIC_ETHxB)) {
  1504. emac_isr = in_be32((void *)EMAC0_ISR + hw_p->hw_addr);
  1505. emac_err(dev, emac_isr);
  1506. /* clear EMAC error interrupt status bits */
  1507. mtdcr(UIC_BASE_EMAC + UIC_SR, UIC_ETHx);
  1508. mtdcr(UIC_BASE_EMAC_B + UIC_SR, UIC_ETHxB);
  1509. return -1;
  1510. }
  1511. /* handle MAX TX EOB interrupt from a tx */
  1512. if (uic_mal & UIC_MAL_TXEOB) {
  1513. /* clear MAL interrupt status bits */
  1514. mal_eob = mfdcr(MAL0_TXEOBISR);
  1515. mtdcr(MAL0_TXEOBISR, mal_eob);
  1516. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_TXEOB);
  1517. /* indicate that we serviced an interrupt */
  1518. serviced = 1;
  1519. rc = 0;
  1520. }
  1521. /* handle MAL RX EOB interrupt from a receive */
  1522. /* check for EOB on valid channels */
  1523. if (uic_mal & UIC_MAL_RXEOB) {
  1524. mal_eob = mfdcr(MAL0_RXEOBISR);
  1525. if (mal_eob &
  1526. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL))) {
  1527. /* push packet to upper layer */
  1528. enet_rcv(dev, emac_isr);
  1529. /* clear MAL interrupt status bits */
  1530. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_RXEOB);
  1531. /* indicate that we serviced an interrupt */
  1532. serviced = 1;
  1533. rc = 0;
  1534. }
  1535. }
  1536. #if defined(CONFIG_405EZ)
  1537. /*
  1538. * On 405EZ the RX-/TX-interrupts are coalesced into
  1539. * one IRQ bit in the UIC. We need to acknowledge the
  1540. * RX-/TX-interrupts in the SDR0_ICINTSTAT reg as well.
  1541. */
  1542. mtsdr(SDR0_ICINTSTAT,
  1543. SDR_ICRX_STAT | SDR_ICTX0_STAT | SDR_ICTX1_STAT);
  1544. #endif /* defined(CONFIG_405EZ) */
  1545. } while (serviced);
  1546. return (rc);
  1547. }
  1548. /*-----------------------------------------------------------------------------+
  1549. * MAL Error Routine
  1550. *-----------------------------------------------------------------------------*/
  1551. static void mal_err (struct eth_device *dev, unsigned long isr,
  1552. unsigned long uic, unsigned long maldef,
  1553. unsigned long mal_errr)
  1554. {
  1555. EMAC_4XX_HW_PST hw_p = dev->priv;
  1556. mtdcr (MAL0_ESR, isr); /* clear interrupt */
  1557. /* clear DE interrupt */
  1558. mtdcr (MAL0_TXDEIR, 0xC0000000);
  1559. mtdcr (MAL0_RXDEIR, 0x80000000);
  1560. #ifdef INFO_4XX_ENET
  1561. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1562. #endif
  1563. eth_init (hw_p->bis); /* start again... */
  1564. }
  1565. /*-----------------------------------------------------------------------------+
  1566. * EMAC Error Routine
  1567. *-----------------------------------------------------------------------------*/
  1568. static void emac_err (struct eth_device *dev, unsigned long isr)
  1569. {
  1570. EMAC_4XX_HW_PST hw_p = dev->priv;
  1571. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1572. out_be32((void *)EMAC0_ISR + hw_p->hw_addr, isr);
  1573. }
  1574. /*-----------------------------------------------------------------------------+
  1575. * enet_rcv() handles the ethernet receive data
  1576. *-----------------------------------------------------------------------------*/
  1577. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1578. {
  1579. struct enet_frame *ef_ptr;
  1580. unsigned long data_len;
  1581. unsigned long rx_eob_isr;
  1582. EMAC_4XX_HW_PST hw_p = dev->priv;
  1583. int handled = 0;
  1584. int i;
  1585. int loop_count = 0;
  1586. rx_eob_isr = mfdcr (MAL0_RXEOBISR);
  1587. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1588. /* clear EOB */
  1589. mtdcr (MAL0_RXEOBISR, rx_eob_isr);
  1590. /* EMAC RX done */
  1591. while (1) { /* do all */
  1592. i = hw_p->rx_slot;
  1593. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1594. || (loop_count >= NUM_RX_BUFF))
  1595. break;
  1596. loop_count++;
  1597. handled++;
  1598. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1599. if (data_len) {
  1600. if (data_len > ENET_MAX_MTU) /* Check len */
  1601. data_len = 0;
  1602. else {
  1603. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1604. data_len = 0;
  1605. hw_p->stats.rx_err_log[hw_p->
  1606. rx_err_index]
  1607. = hw_p->rx[i].ctrl;
  1608. hw_p->rx_err_index++;
  1609. if (hw_p->rx_err_index ==
  1610. MAX_ERR_LOG)
  1611. hw_p->rx_err_index =
  1612. 0;
  1613. } /* emac_erros */
  1614. } /* data_len < max mtu */
  1615. } /* if data_len */
  1616. if (!data_len) { /* no data */
  1617. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1618. hw_p->stats.data_len_err++; /* Error at Rx */
  1619. }
  1620. /* !data_len */
  1621. /* AS.HARNOIS */
  1622. /* Check if user has already eaten buffer */
  1623. /* if not => ERROR */
  1624. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1625. if (hw_p->is_receiving)
  1626. printf ("ERROR : Receive buffers are full!\n");
  1627. break;
  1628. } else {
  1629. hw_p->stats.rx_frames++;
  1630. hw_p->stats.rx += data_len;
  1631. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1632. data_ptr;
  1633. #ifdef INFO_4XX_ENET
  1634. hw_p->stats.pkts_rx++;
  1635. #endif
  1636. /* AS.HARNOIS
  1637. * use ring buffer
  1638. */
  1639. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1640. hw_p->rx_i_index++;
  1641. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1642. hw_p->rx_i_index = 0;
  1643. hw_p->rx_slot++;
  1644. if (NUM_RX_BUFF == hw_p->rx_slot)
  1645. hw_p->rx_slot = 0;
  1646. /* AS.HARNOIS
  1647. * free receive buffer only when
  1648. * buffer has been handled (eth_rx)
  1649. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1650. */
  1651. } /* if data_len */
  1652. } /* while */
  1653. } /* if EMACK_RXCHL */
  1654. }
  1655. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1656. {
  1657. int length;
  1658. int user_index;
  1659. unsigned long msr;
  1660. EMAC_4XX_HW_PST hw_p = dev->priv;
  1661. hw_p->is_receiving = 1; /* tell driver */
  1662. for (;;) {
  1663. /* AS.HARNOIS
  1664. * use ring buffer and
  1665. * get index from rx buffer desciptor queue
  1666. */
  1667. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1668. if (user_index == -1) {
  1669. length = -1;
  1670. break; /* nothing received - leave for() loop */
  1671. }
  1672. msr = mfmsr ();
  1673. mtmsr (msr & ~(MSR_EE));
  1674. length = hw_p->rx[user_index].data_len & 0x0fff;
  1675. /* Pass the packet up to the protocol layers. */
  1676. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1677. /* NetReceive(NetRxPackets[i], length); */
  1678. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1679. (u32)hw_p->rx[user_index].data_ptr +
  1680. length - 4);
  1681. NetReceive (NetRxPackets[user_index], length - 4);
  1682. /* Free Recv Buffer */
  1683. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1684. /* Free rx buffer descriptor queue */
  1685. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1686. hw_p->rx_u_index++;
  1687. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1688. hw_p->rx_u_index = 0;
  1689. #ifdef INFO_4XX_ENET
  1690. hw_p->stats.pkts_handled++;
  1691. #endif
  1692. mtmsr (msr); /* Enable IRQ's */
  1693. }
  1694. hw_p->is_receiving = 0; /* tell driver */
  1695. return length;
  1696. }
  1697. int ppc_4xx_eth_initialize (bd_t * bis)
  1698. {
  1699. static int virgin = 0;
  1700. struct eth_device *dev;
  1701. int eth_num = 0;
  1702. EMAC_4XX_HW_PST hw = NULL;
  1703. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1704. u32 hw_addr[4];
  1705. u32 mal_ier;
  1706. #if defined(CONFIG_440GX)
  1707. unsigned long pfc1;
  1708. mfsdr (SDR0_PFC1, pfc1);
  1709. pfc1 &= ~(0x01e00000);
  1710. pfc1 |= 0x01200000;
  1711. mtsdr (SDR0_PFC1, pfc1);
  1712. #endif
  1713. /* first clear all mac-addresses */
  1714. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1715. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1716. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1717. int ethaddr_idx = eth_num + CONFIG_EMAC_NR_START;
  1718. switch (eth_num) {
  1719. default: /* fall through */
  1720. case 0:
  1721. eth_getenv_enetaddr("ethaddr", ethaddr[ethaddr_idx]);
  1722. hw_addr[eth_num] = 0x0;
  1723. break;
  1724. #ifdef CONFIG_HAS_ETH1
  1725. case 1:
  1726. eth_getenv_enetaddr("eth1addr", ethaddr[ethaddr_idx]);
  1727. hw_addr[eth_num] = 0x100;
  1728. break;
  1729. #endif
  1730. #ifdef CONFIG_HAS_ETH2
  1731. case 2:
  1732. eth_getenv_enetaddr("eth2addr", ethaddr[ethaddr_idx]);
  1733. #if defined(CONFIG_460GT)
  1734. hw_addr[eth_num] = 0x300;
  1735. #else
  1736. hw_addr[eth_num] = 0x400;
  1737. #endif
  1738. break;
  1739. #endif
  1740. #ifdef CONFIG_HAS_ETH3
  1741. case 3:
  1742. eth_getenv_enetaddr("eth3addr", ethaddr[ethaddr_idx]);
  1743. #if defined(CONFIG_460GT)
  1744. hw_addr[eth_num] = 0x400;
  1745. #else
  1746. hw_addr[eth_num] = 0x600;
  1747. #endif
  1748. break;
  1749. #endif
  1750. }
  1751. }
  1752. /* set phy num and mode */
  1753. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1754. bis->bi_phymode[0] = 0;
  1755. #if defined(CONFIG_PHY1_ADDR)
  1756. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1757. bis->bi_phymode[1] = 0;
  1758. #endif
  1759. #if defined(CONFIG_440GX)
  1760. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1761. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1762. bis->bi_phymode[2] = 2;
  1763. bis->bi_phymode[3] = 2;
  1764. #endif
  1765. #if defined(CONFIG_440GX) || \
  1766. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1767. defined(CONFIG_405EX)
  1768. ppc_4xx_eth_setup_bridge(0, bis);
  1769. #endif
  1770. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1771. /*
  1772. * See if we can actually bring up the interface,
  1773. * otherwise, skip it
  1774. */
  1775. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1776. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1777. continue;
  1778. }
  1779. /* Allocate device structure */
  1780. dev = (struct eth_device *) malloc (sizeof (*dev));
  1781. if (dev == NULL) {
  1782. printf ("ppc_4xx_eth_initialize: "
  1783. "Cannot allocate eth_device %d\n", eth_num);
  1784. return (-1);
  1785. }
  1786. memset(dev, 0, sizeof(*dev));
  1787. /* Allocate our private use data */
  1788. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1789. if (hw == NULL) {
  1790. printf ("ppc_4xx_eth_initialize: "
  1791. "Cannot allocate private hw data for eth_device %d",
  1792. eth_num);
  1793. free (dev);
  1794. return (-1);
  1795. }
  1796. memset(hw, 0, sizeof(*hw));
  1797. hw->hw_addr = hw_addr[eth_num];
  1798. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1799. hw->devnum = eth_num;
  1800. hw->print_speed = 1;
  1801. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1802. dev->priv = (void *) hw;
  1803. dev->init = ppc_4xx_eth_init;
  1804. dev->halt = ppc_4xx_eth_halt;
  1805. dev->send = ppc_4xx_eth_send;
  1806. dev->recv = ppc_4xx_eth_rx;
  1807. eth_register(dev);
  1808. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1809. miiphy_register(dev->name,
  1810. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1811. #endif
  1812. if (0 == virgin) {
  1813. /* set the MAL IER ??? names may change with new spec ??? */
  1814. #if defined(CONFIG_440SPE) || \
  1815. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1816. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1817. defined(CONFIG_405EX)
  1818. mal_ier =
  1819. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1820. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1821. #else
  1822. mal_ier =
  1823. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1824. MAL_IER_OPBE | MAL_IER_PLBE;
  1825. #endif
  1826. mtdcr (MAL0_ESR, 0xffffffff); /* clear pending interrupts */
  1827. mtdcr (MAL0_TXDEIR, 0xffffffff); /* clear pending interrupts */
  1828. mtdcr (MAL0_RXDEIR, 0xffffffff); /* clear pending interrupts */
  1829. mtdcr (MAL0_IER, mal_ier);
  1830. /* install MAL interrupt handler */
  1831. irq_install_handler (VECNUM_MAL_SERR,
  1832. (interrupt_handler_t *) enetInt,
  1833. dev);
  1834. irq_install_handler (VECNUM_MAL_TXEOB,
  1835. (interrupt_handler_t *) enetInt,
  1836. dev);
  1837. irq_install_handler (VECNUM_MAL_RXEOB,
  1838. (interrupt_handler_t *) enetInt,
  1839. dev);
  1840. irq_install_handler (VECNUM_MAL_TXDE,
  1841. (interrupt_handler_t *) enetInt,
  1842. dev);
  1843. irq_install_handler (VECNUM_MAL_RXDE,
  1844. (interrupt_handler_t *) enetInt,
  1845. dev);
  1846. virgin = 1;
  1847. }
  1848. } /* end for each supported device */
  1849. return 0;
  1850. }