ether_scc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * MPC8260 SCC Ethernet
  3. *
  4. * Copyright (c) 2000 MontaVista Software, Inc. Dan Malek (dmalek@jlc.net)
  5. *
  6. * (C) Copyright 2000 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * (C) Copyright (c) 2001
  10. * Advent Networks, Inc. <http://www.adventnetworks.com>
  11. * Jay Monkman <jtm@smoothsmoothie.com>
  12. *
  13. * Modified so that it plays nicely when more than one ETHERNET interface
  14. * is in use a la ether_fcc.c.
  15. * (C) Copyright 2008
  16. * DENX Software Engineerin GmbH
  17. * Gary Jennejohn <garyj@denx.de>
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <common.h>
  38. #include <asm/cpm_8260.h>
  39. #include <mpc8260.h>
  40. #include <malloc.h>
  41. #include <net.h>
  42. #include <command.h>
  43. #include <config.h>
  44. #if (CONFIG_ETHER_INDEX == 1)
  45. # define PROFF_ENET PROFF_SCC1
  46. # define CPM_CR_ENET_PAGE CPM_CR_SCC1_PAGE
  47. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC1_SBLOCK
  48. # define CMXSCR_MASK (CMXSCR_SC1 |\
  49. CMXSCR_RS1CS_MSK |\
  50. CMXSCR_TS1CS_MSK)
  51. #elif (CONFIG_ETHER_INDEX == 2)
  52. # define PROFF_ENET PROFF_SCC2
  53. # define CPM_CR_ENET_PAGE CPM_CR_SCC2_PAGE
  54. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC2_SBLOCK
  55. # define CMXSCR_MASK (CMXSCR_SC2 |\
  56. CMXSCR_RS2CS_MSK |\
  57. CMXSCR_TS2CS_MSK)
  58. #elif (CONFIG_ETHER_INDEX == 3)
  59. # define PROFF_ENET PROFF_SCC3
  60. # define CPM_CR_ENET_PAGE CPM_CR_SCC3_PAGE
  61. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC3_SBLOCK
  62. # define CMXSCR_MASK (CMXSCR_SC3 |\
  63. CMXSCR_RS3CS_MSK |\
  64. CMXSCR_TS3CS_MSK)
  65. #elif (CONFIG_ETHER_INDEX == 4)
  66. # define PROFF_ENET PROFF_SCC4
  67. # define CPM_CR_ENET_PAGE CPM_CR_SCC4_PAGE
  68. # define CPM_CR_ENET_SBLOCK CPM_CR_SCC4_SBLOCK
  69. # define CMXSCR_MASK (CMXSCR_SC4 |\
  70. CMXSCR_RS4CS_MSK |\
  71. CMXSCR_TS4CS_MSK)
  72. #endif
  73. /* Ethernet Transmit and Receive Buffers */
  74. #define DBUF_LENGTH 1520
  75. #define TX_BUF_CNT 2
  76. #if !defined(CONFIG_SYS_SCC_TOUT_LOOP)
  77. #define CONFIG_SYS_SCC_TOUT_LOOP 1000000
  78. #endif
  79. static char txbuf[TX_BUF_CNT][ DBUF_LENGTH ];
  80. static uint rxIdx; /* index of the current RX buffer */
  81. static uint txIdx; /* index of the current TX buffer */
  82. /*
  83. * SCC Ethernet Tx and Rx buffer descriptors allocated at the
  84. * immr->udata_bd address on Dual-Port RAM
  85. * Provide for Double Buffering
  86. */
  87. typedef volatile struct CommonBufferDescriptor {
  88. cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
  89. cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
  90. } RTXBD;
  91. static RTXBD *rtx;
  92. static int sec_send(struct eth_device *dev, volatile void *packet, int length)
  93. {
  94. int i;
  95. int result = 0;
  96. if (length <= 0) {
  97. printf("scc: bad packet size: %d\n", length);
  98. goto out;
  99. }
  100. for(i=0; rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
  101. if (i >= CONFIG_SYS_SCC_TOUT_LOOP) {
  102. puts ("scc: tx buffer not ready\n");
  103. goto out;
  104. }
  105. }
  106. rtx->txbd[txIdx].cbd_bufaddr = (uint)packet;
  107. rtx->txbd[txIdx].cbd_datlen = length;
  108. rtx->txbd[txIdx].cbd_sc |= (BD_ENET_TX_READY | BD_ENET_TX_LAST |
  109. BD_ENET_TX_WRAP);
  110. for(i=0; rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY; i++) {
  111. if (i >= CONFIG_SYS_SCC_TOUT_LOOP) {
  112. puts ("scc: tx error\n");
  113. goto out;
  114. }
  115. }
  116. /* return only status bits */
  117. result = rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS;
  118. out:
  119. return result;
  120. }
  121. static int sec_rx(struct eth_device *dev)
  122. {
  123. int length;
  124. for (;;)
  125. {
  126. if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
  127. length = -1;
  128. break; /* nothing received - leave for() loop */
  129. }
  130. length = rtx->rxbd[rxIdx].cbd_datlen;
  131. if (rtx->rxbd[rxIdx].cbd_sc & 0x003f)
  132. {
  133. printf("err: %x\n", rtx->rxbd[rxIdx].cbd_sc);
  134. }
  135. else
  136. {
  137. /* Pass the packet up to the protocol layers. */
  138. NetReceive(NetRxPackets[rxIdx], length - 4);
  139. }
  140. /* Give the buffer back to the SCC. */
  141. rtx->rxbd[rxIdx].cbd_datlen = 0;
  142. /* wrap around buffer index when necessary */
  143. if ((rxIdx + 1) >= PKTBUFSRX) {
  144. rtx->rxbd[PKTBUFSRX - 1].cbd_sc = (BD_ENET_RX_WRAP |
  145. BD_ENET_RX_EMPTY);
  146. rxIdx = 0;
  147. }
  148. else {
  149. rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
  150. rxIdx++;
  151. }
  152. }
  153. return length;
  154. }
  155. /**************************************************************
  156. *
  157. * SCC Ethernet Initialization Routine
  158. *
  159. *************************************************************/
  160. static int sec_init(struct eth_device *dev, bd_t *bis)
  161. {
  162. int i;
  163. volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  164. scc_enet_t *pram_ptr;
  165. uint dpaddr;
  166. uchar ea[6];
  167. rxIdx = 0;
  168. txIdx = 0;
  169. /*
  170. * Assign static pointer to BD area.
  171. * Avoid exhausting DPRAM, which would cause a panic.
  172. */
  173. if (rtx == NULL) {
  174. dpaddr = m8260_cpm_dpalloc(sizeof(RTXBD) + 2, 16);
  175. rtx = (RTXBD *)&immr->im_dprambase[dpaddr];
  176. }
  177. /* 24.21 - (1-3): ioports have been set up already */
  178. /* 24.21 - (4,5): connect SCC's tx and rx clocks, use NMSI for SCC */
  179. immr->im_cpmux.cmx_uar = 0;
  180. immr->im_cpmux.cmx_scr = ( (immr->im_cpmux.cmx_scr & ~CMXSCR_MASK) |
  181. CONFIG_SYS_CMXSCR_VALUE);
  182. /* 24.21 (6) write RBASE and TBASE to parameter RAM */
  183. pram_ptr = (scc_enet_t *)&(immr->im_dprambase[PROFF_ENET]);
  184. pram_ptr->sen_genscc.scc_rbase = (unsigned int)(&rtx->rxbd[0]);
  185. pram_ptr->sen_genscc.scc_tbase = (unsigned int)(&rtx->txbd[0]);
  186. pram_ptr->sen_genscc.scc_rfcr = 0x18; /* Nrml Ops and Mot byte ordering */
  187. pram_ptr->sen_genscc.scc_tfcr = 0x18; /* Mot byte ordering, Nrml access */
  188. pram_ptr->sen_genscc.scc_mrblr = DBUF_LENGTH; /* max. package len 1520 */
  189. pram_ptr->sen_cpres = ~(0x0); /* Preset CRC */
  190. pram_ptr->sen_cmask = 0xdebb20e3; /* Constant Mask for CRC */
  191. /* 24.21 - (7): Write INIT RX AND TX PARAMETERS to CPCR */
  192. while(immr->im_cpm.cp_cpcr & CPM_CR_FLG);
  193. immr->im_cpm.cp_cpcr = mk_cr_cmd(CPM_CR_ENET_PAGE,
  194. CPM_CR_ENET_SBLOCK,
  195. 0x0c,
  196. CPM_CR_INIT_TRX) | CPM_CR_FLG;
  197. /* 24.21 - (8-18): Set up parameter RAM */
  198. pram_ptr->sen_crcec = 0x0; /* Error Counter CRC (unused) */
  199. pram_ptr->sen_alec = 0x0; /* Align Error Counter (unused) */
  200. pram_ptr->sen_disfc = 0x0; /* Discard Frame Counter (unused) */
  201. pram_ptr->sen_pads = 0x8888; /* Short Frame PAD Characters */
  202. pram_ptr->sen_retlim = 15; /* Retry Limit Threshold */
  203. pram_ptr->sen_maxflr = 1518; /* MAX Frame Length Register */
  204. pram_ptr->sen_minflr = 64; /* MIN Frame Length Register */
  205. pram_ptr->sen_maxd1 = DBUF_LENGTH; /* MAX DMA1 Length Register */
  206. pram_ptr->sen_maxd2 = DBUF_LENGTH; /* MAX DMA2 Length Register */
  207. pram_ptr->sen_gaddr1 = 0x0; /* Group Address Filter 1 (unused) */
  208. pram_ptr->sen_gaddr2 = 0x0; /* Group Address Filter 2 (unused) */
  209. pram_ptr->sen_gaddr3 = 0x0; /* Group Address Filter 3 (unused) */
  210. pram_ptr->sen_gaddr4 = 0x0; /* Group Address Filter 4 (unused) */
  211. eth_getenv_enetaddr("ethaddr", ea);
  212. pram_ptr->sen_paddrh = (ea[5] << 8) + ea[4];
  213. pram_ptr->sen_paddrm = (ea[3] << 8) + ea[2];
  214. pram_ptr->sen_paddrl = (ea[1] << 8) + ea[0];
  215. pram_ptr->sen_pper = 0x0; /* Persistence (unused) */
  216. pram_ptr->sen_iaddr1 = 0x0; /* Individual Address Filter 1 (unused) */
  217. pram_ptr->sen_iaddr2 = 0x0; /* Individual Address Filter 2 (unused) */
  218. pram_ptr->sen_iaddr3 = 0x0; /* Individual Address Filter 3 (unused) */
  219. pram_ptr->sen_iaddr4 = 0x0; /* Individual Address Filter 4 (unused) */
  220. pram_ptr->sen_taddrh = 0x0; /* Tmp Address (MSB) (unused) */
  221. pram_ptr->sen_taddrm = 0x0; /* Tmp Address (unused) */
  222. pram_ptr->sen_taddrl = 0x0; /* Tmp Address (LSB) (unused) */
  223. /* 24.21 - (19): Initialize RxBD */
  224. for (i = 0; i < PKTBUFSRX; i++)
  225. {
  226. rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
  227. rtx->rxbd[i].cbd_datlen = 0; /* Reset */
  228. rtx->rxbd[i].cbd_bufaddr = (uint)NetRxPackets[i];
  229. }
  230. rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
  231. /* 24.21 - (20): Initialize TxBD */
  232. for (i = 0; i < TX_BUF_CNT; i++)
  233. {
  234. rtx->txbd[i].cbd_sc = (BD_ENET_TX_PAD |
  235. BD_ENET_TX_LAST |
  236. BD_ENET_TX_TC);
  237. rtx->txbd[i].cbd_datlen = 0; /* Reset */
  238. rtx->txbd[i].cbd_bufaddr = (uint)&txbuf[i][0];
  239. }
  240. rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
  241. /* 24.21 - (21): Write 0xffff to SCCE */
  242. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_scce = ~(0x0);
  243. /* 24.21 - (22): Write to SCCM to enable TXE, RXF, TXB events */
  244. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_sccm = (SCCE_ENET_TXE |
  245. SCCE_ENET_RXF |
  246. SCCE_ENET_TXB);
  247. /* 24.21 - (23): we don't use ethernet interrupts */
  248. /* 24.21 - (24): Clear GSMR_H to enable normal operations */
  249. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrh = 0;
  250. /* 24.21 - (25): Clear GSMR_L to enable normal operations */
  251. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl = (SCC_GSMRL_TCI |
  252. SCC_GSMRL_TPL_48 |
  253. SCC_GSMRL_TPP_10 |
  254. SCC_GSMRL_MODE_ENET);
  255. /* 24.21 - (26): Initialize DSR */
  256. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_dsr = 0xd555;
  257. /* 24.21 - (27): Initialize PSMR2
  258. *
  259. * Settings:
  260. * CRC = 32-Bit CCITT
  261. * NIB = Begin searching for SFD 22 bits after RENA
  262. * FDE = Full Duplex Enable
  263. * BRO = Reject broadcast packets
  264. * PROMISCOUS = Catch all packets regardless of dest. MAC adress
  265. */
  266. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_psmr = SCC_PSMR_ENCRC |
  267. SCC_PSMR_NIB22 |
  268. #if defined(CONFIG_SCC_ENET_FULL_DUPLEX)
  269. SCC_PSMR_FDE |
  270. #endif
  271. #if defined(CONFIG_SCC_ENET_NO_BROADCAST)
  272. SCC_PSMR_BRO |
  273. #endif
  274. #if defined(CONFIG_SCC_ENET_PROMISCOUS)
  275. SCC_PSMR_PRO |
  276. #endif
  277. 0;
  278. /* 24.21 - (28): Write to GSMR_L to enable SCC */
  279. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl |= (SCC_GSMRL_ENR |
  280. SCC_GSMRL_ENT);
  281. return 0;
  282. }
  283. static void sec_halt(struct eth_device *dev)
  284. {
  285. volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  286. immr->im_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl &= ~(SCC_GSMRL_ENR |
  287. SCC_GSMRL_ENT);
  288. }
  289. #if 0
  290. static void sec_restart(void)
  291. {
  292. volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  293. immr->im_cpm.cp_scc[CONFIG_ETHER_INDEX-1].scc_gsmrl |= (SCC_GSMRL_ENR |
  294. SCC_GSMRL_ENT);
  295. }
  296. #endif
  297. int mpc82xx_scc_enet_initialize(bd_t *bis)
  298. {
  299. struct eth_device *dev;
  300. dev = (struct eth_device *) malloc(sizeof *dev);
  301. memset(dev, 0, sizeof *dev);
  302. sprintf(dev->name, "SCC");
  303. dev->init = sec_init;
  304. dev->halt = sec_halt;
  305. dev->send = sec_send;
  306. dev->recv = sec_rx;
  307. eth_register(dev);
  308. return 1;
  309. }