fsl_ddr_sdram.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef FSL_DDR_MEMCTL_H
  9. #define FSL_DDR_MEMCTL_H
  10. /*
  11. * Pick a basic DDR Technology.
  12. */
  13. #include <ddr_spd.h>
  14. #define SDRAM_TYPE_DDR1 2
  15. #define SDRAM_TYPE_DDR2 3
  16. #define SDRAM_TYPE_LPDDR1 6
  17. #define SDRAM_TYPE_DDR3 7
  18. #define DDR_BL4 4 /* burst length 4 */
  19. #define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
  20. #define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
  21. #define DDR_BL8 8 /* burst length 8 */
  22. #define DDR3_RTT_OFF 0
  23. #define DDR3_RTT_60_OHM 1 /* RTT_Nom = RZQ/4 */
  24. #define DDR3_RTT_120_OHM 2 /* RTT_Nom = RZQ/2 */
  25. #define DDR3_RTT_40_OHM 3 /* RTT_Nom = RZQ/6 */
  26. #define DDR3_RTT_20_OHM 4 /* RTT_Nom = RZQ/12 */
  27. #define DDR3_RTT_30_OHM 5 /* RTT_Nom = RZQ/8 */
  28. #if defined(CONFIG_FSL_DDR1)
  29. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
  30. typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
  31. #ifndef CONFIG_FSL_SDRAM_TYPE
  32. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
  33. #endif
  34. #elif defined(CONFIG_FSL_DDR2)
  35. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
  36. typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
  37. #ifndef CONFIG_FSL_SDRAM_TYPE
  38. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
  39. #endif
  40. #elif defined(CONFIG_FSL_DDR3)
  41. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
  42. typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
  43. #ifndef CONFIG_FSL_SDRAM_TYPE
  44. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
  45. #endif
  46. #endif /* #if defined(CONFIG_FSL_DDR1) */
  47. #define FSL_DDR_ODT_NEVER 0x0
  48. #define FSL_DDR_ODT_CS 0x1
  49. #define FSL_DDR_ODT_ALL_OTHER_CS 0x2
  50. #define FSL_DDR_ODT_OTHER_DIMM 0x3
  51. #define FSL_DDR_ODT_ALL 0x4
  52. #define FSL_DDR_ODT_SAME_DIMM 0x5
  53. #define FSL_DDR_ODT_CS_AND_OTHER_DIMM 0x6
  54. #define FSL_DDR_ODT_OTHER_CS_ONSAMEDIMM 0x7
  55. /* define bank(chip select) interleaving mode */
  56. #define FSL_DDR_CS0_CS1 0x40
  57. #define FSL_DDR_CS2_CS3 0x20
  58. #define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
  59. #define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
  60. /* define memory controller interleaving mode */
  61. #define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
  62. #define FSL_DDR_PAGE_INTERLEAVING 0x1
  63. #define FSL_DDR_BANK_INTERLEAVING 0x2
  64. #define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
  65. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  66. */
  67. #define SDRAM_CFG_MEM_EN 0x80000000
  68. #define SDRAM_CFG_SREN 0x40000000
  69. #define SDRAM_CFG_ECC_EN 0x20000000
  70. #define SDRAM_CFG_RD_EN 0x10000000
  71. #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
  72. #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
  73. #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
  74. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  75. #define SDRAM_CFG_DYN_PWR 0x00200000
  76. #define SDRAM_CFG_32_BE 0x00080000
  77. #define SDRAM_CFG_8_BE 0x00040000
  78. #define SDRAM_CFG_NCAP 0x00020000
  79. #define SDRAM_CFG_2T_EN 0x00008000
  80. #define SDRAM_CFG_BI 0x00000001
  81. #if defined(CONFIG_P4080)
  82. #define RD_TO_PRE_MASK 0xf
  83. #define RD_TO_PRE_SHIFT 13
  84. #define WR_DATA_DELAY_MASK 0xf
  85. #define WR_DATA_DELAY_SHIFT 9
  86. #else
  87. #define RD_TO_PRE_MASK 0x7
  88. #define RD_TO_PRE_SHIFT 13
  89. #define WR_DATA_DELAY_MASK 0x7
  90. #define WR_DATA_DELAY_SHIFT 10
  91. #endif
  92. /* Record of register values computed */
  93. typedef struct fsl_ddr_cfg_regs_s {
  94. struct {
  95. unsigned int bnds;
  96. unsigned int config;
  97. unsigned int config_2;
  98. } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
  99. unsigned int timing_cfg_3;
  100. unsigned int timing_cfg_0;
  101. unsigned int timing_cfg_1;
  102. unsigned int timing_cfg_2;
  103. unsigned int ddr_sdram_cfg;
  104. unsigned int ddr_sdram_cfg_2;
  105. unsigned int ddr_sdram_mode;
  106. unsigned int ddr_sdram_mode_2;
  107. unsigned int ddr_sdram_mode_3;
  108. unsigned int ddr_sdram_mode_4;
  109. unsigned int ddr_sdram_mode_5;
  110. unsigned int ddr_sdram_mode_6;
  111. unsigned int ddr_sdram_mode_7;
  112. unsigned int ddr_sdram_mode_8;
  113. unsigned int ddr_sdram_md_cntl;
  114. unsigned int ddr_sdram_interval;
  115. unsigned int ddr_data_init;
  116. unsigned int ddr_sdram_clk_cntl;
  117. unsigned int ddr_init_addr;
  118. unsigned int ddr_init_ext_addr;
  119. unsigned int timing_cfg_4;
  120. unsigned int timing_cfg_5;
  121. unsigned int ddr_zq_cntl;
  122. unsigned int ddr_wrlvl_cntl;
  123. unsigned int ddr_sr_cntr;
  124. unsigned int ddr_sdram_rcw_1;
  125. unsigned int ddr_sdram_rcw_2;
  126. unsigned int ddr_eor;
  127. unsigned int ddr_cdr1;
  128. unsigned int ddr_cdr2;
  129. unsigned int err_disable;
  130. unsigned int err_int_en;
  131. unsigned int debug[32];
  132. } fsl_ddr_cfg_regs_t;
  133. typedef struct memctl_options_partial_s {
  134. unsigned int all_DIMMs_ECC_capable;
  135. unsigned int all_DIMMs_tCKmax_ps;
  136. unsigned int all_DIMMs_burst_lengths_bitmask;
  137. unsigned int all_DIMMs_registered;
  138. unsigned int all_DIMMs_unbuffered;
  139. /* unsigned int lowest_common_SPD_caslat; */
  140. unsigned int all_DIMMs_minimum_tRCD_ps;
  141. } memctl_options_partial_t;
  142. /*
  143. * Generalized parameters for memory controller configuration,
  144. * might be a little specific to the FSL memory controller
  145. */
  146. typedef struct memctl_options_s {
  147. /*
  148. * Memory organization parameters
  149. *
  150. * if DIMM is present in the system
  151. * where DIMMs are with respect to chip select
  152. * where chip selects are with respect to memory boundaries
  153. */
  154. unsigned int registered_dimm_en; /* use registered DIMM support */
  155. /* Options local to a Chip Select */
  156. struct cs_local_opts_s {
  157. unsigned int auto_precharge;
  158. unsigned int odt_rd_cfg;
  159. unsigned int odt_wr_cfg;
  160. unsigned int odt_rtt_norm;
  161. unsigned int odt_rtt_wr;
  162. } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
  163. /* Special configurations for chip select */
  164. unsigned int memctl_interleaving;
  165. unsigned int memctl_interleaving_mode;
  166. unsigned int ba_intlv_ctl;
  167. unsigned int addr_hash;
  168. /* Operational mode parameters */
  169. unsigned int ECC_mode; /* Use ECC? */
  170. /* Initialize ECC using memory controller? */
  171. unsigned int ECC_init_using_memctl;
  172. unsigned int DQS_config; /* Use DQS? maybe only with DDR2? */
  173. /* SREN - self-refresh during sleep */
  174. unsigned int self_refresh_in_sleep;
  175. unsigned int dynamic_power; /* DYN_PWR */
  176. /* memory data width to use (16-bit, 32-bit, 64-bit) */
  177. unsigned int data_bus_width;
  178. unsigned int burst_length; /* BL4, OTF and BL8 */
  179. /* On-The-Fly Burst Chop enable */
  180. unsigned int OTF_burst_chop_en;
  181. /* mirrior DIMMs for DDR3 */
  182. unsigned int mirrored_dimm;
  183. unsigned int quad_rank_present;
  184. unsigned int ap_en; /* address parity enable for RDIMM */
  185. /* Global Timing Parameters */
  186. unsigned int cas_latency_override;
  187. unsigned int cas_latency_override_value;
  188. unsigned int use_derated_caslat;
  189. unsigned int additive_latency_override;
  190. unsigned int additive_latency_override_value;
  191. unsigned int clk_adjust; /* */
  192. unsigned int cpo_override;
  193. unsigned int write_data_delay; /* DQS adjust */
  194. unsigned int wrlvl_override;
  195. unsigned int wrlvl_sample; /* Write leveling */
  196. unsigned int wrlvl_start;
  197. unsigned int half_strength_driver_enable;
  198. unsigned int twoT_en;
  199. unsigned int threeT_en;
  200. unsigned int bstopre;
  201. unsigned int tCKE_clock_pulse_width_ps; /* tCKE */
  202. unsigned int tFAW_window_four_activates_ps; /* tFAW -- FOUR_ACT */
  203. /* Rtt impedance */
  204. unsigned int rtt_override; /* rtt_override enable */
  205. unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
  206. unsigned int rtt_wr_override_value; /* this is Rtt_WR for DDR3 */
  207. /* Automatic self refresh */
  208. unsigned int auto_self_refresh_en;
  209. unsigned int sr_it;
  210. /* ZQ calibration */
  211. unsigned int zq_en;
  212. /* Write leveling */
  213. unsigned int wrlvl_en;
  214. /* RCW override for RDIMM */
  215. unsigned int rcw_override;
  216. unsigned int rcw_1;
  217. unsigned int rcw_2;
  218. /* control register 1 */
  219. unsigned int ddr_cdr1;
  220. } memctl_options_t;
  221. extern phys_size_t fsl_ddr_sdram(void);
  222. extern int fsl_use_spd(void);
  223. /*
  224. * The 85xx boards have a common prototype for fixed_sdram so put the
  225. * declaration here.
  226. */
  227. #ifdef CONFIG_MPC85xx
  228. extern phys_size_t fixed_sdram(void);
  229. #endif
  230. #if defined(CONFIG_DDR_ECC)
  231. extern void ddr_enable_ecc(unsigned int dram_size);
  232. #endif
  233. typedef struct fixed_ddr_parm{
  234. int min_freq;
  235. int max_freq;
  236. fsl_ddr_cfg_regs_t *ddr_settings;
  237. } fixed_ddr_parm_t;
  238. #endif