ddr.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/mmu.h>
  24. #include <asm/immap_85xx.h>
  25. #include <asm/processor.h>
  26. #include <asm/fsl_ddr_sdram.h>
  27. #include <asm/io.h>
  28. #include <asm/fsl_law.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  31. unsigned int ctrl_num);
  32. #define DATARATE_400MHZ 400000000
  33. #define DATARATE_533MHZ 533333333
  34. #define DATARATE_667MHZ 666666666
  35. #define DATARATE_800MHZ 800000000
  36. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  37. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  38. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  39. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  40. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  41. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  42. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x00000000
  43. #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x00000000
  44. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  45. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  46. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  47. #define CONFIG_SYS_DDR_CONTROL 0x43000000 /* Type = DDR2*/
  48. #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
  49. #define CONFIG_SYS_DDR_TIMING_4 0x00000000
  50. #define CONFIG_SYS_DDR_TIMING_5 0x00000000
  51. #define CONFIG_SYS_DDR_TIMING_3_400 0x00010000
  52. #define CONFIG_SYS_DDR_TIMING_0_400 0x00260802
  53. #define CONFIG_SYS_DDR_TIMING_1_400 0x39355322
  54. #define CONFIG_SYS_DDR_TIMING_2_400 0x1f9048ca
  55. #define CONFIG_SYS_DDR_CLK_CTRL_400 0x02800000
  56. #define CONFIG_SYS_DDR_MODE_1_400 0x00480432
  57. #define CONFIG_SYS_DDR_MODE_2_400 0x00000000
  58. #define CONFIG_SYS_DDR_INTERVAL_400 0x06180100
  59. #define CONFIG_SYS_DDR_TIMING_3_533 0x00020000
  60. #define CONFIG_SYS_DDR_TIMING_0_533 0x00260802
  61. #define CONFIG_SYS_DDR_TIMING_1_533 0x4c47c432
  62. #define CONFIG_SYS_DDR_TIMING_2_533 0x0f9848ce
  63. #define CONFIG_SYS_DDR_CLK_CTRL_533 0x02800000
  64. #define CONFIG_SYS_DDR_MODE_1_533 0x00040642
  65. #define CONFIG_SYS_DDR_MODE_2_533 0x00000000
  66. #define CONFIG_SYS_DDR_INTERVAL_533 0x08200100
  67. #define CONFIG_SYS_DDR_TIMING_3_667 0x00030000
  68. #define CONFIG_SYS_DDR_TIMING_0_667 0x55770802
  69. #define CONFIG_SYS_DDR_TIMING_1_667 0x5f599543
  70. #define CONFIG_SYS_DDR_TIMING_2_667 0x0fa074d1
  71. #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
  72. #define CONFIG_SYS_DDR_MODE_1_667 0x00040852
  73. #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
  74. #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280100
  75. #define CONFIG_SYS_DDR_TIMING_3_800 0x00040000
  76. #define CONFIG_SYS_DDR_TIMING_0_800 0x55770802
  77. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b6543
  78. #define CONFIG_SYS_DDR_TIMING_2_800 0x0fa074d1
  79. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x02800000
  80. #define CONFIG_SYS_DDR_MODE_1_800 0x00040852
  81. #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
  82. #define CONFIG_SYS_DDR_INTERVAL_800 0x0a280100
  83. fsl_ddr_cfg_regs_t ddr_cfg_regs_400 = {
  84. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  85. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  86. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  87. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_400,
  88. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_400,
  89. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_400,
  90. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_400,
  91. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  92. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  93. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_400,
  94. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_400,
  95. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  96. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_400,
  97. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  98. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_400,
  99. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  100. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  101. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  102. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  103. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  104. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  105. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  106. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  107. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  108. };
  109. fsl_ddr_cfg_regs_t ddr_cfg_regs_533 = {
  110. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  111. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  112. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  113. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_533,
  114. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_533,
  115. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_533,
  116. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_533,
  117. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  118. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  119. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_533,
  120. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_533,
  121. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  122. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_533,
  123. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  124. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_533,
  125. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  126. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  127. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  128. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  129. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  130. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  131. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  132. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  133. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  134. };
  135. fsl_ddr_cfg_regs_t ddr_cfg_regs_667 = {
  136. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  137. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  138. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  139. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_667,
  140. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_667,
  141. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_667,
  142. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_667,
  143. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  144. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  145. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_667,
  146. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_667,
  147. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  148. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_667,
  149. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  150. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_667,
  151. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  152. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  153. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  154. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  155. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  156. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  157. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  158. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  159. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  160. };
  161. fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
  162. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  163. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  164. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  165. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
  166. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
  167. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
  168. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
  169. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  170. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  171. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
  172. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
  173. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  174. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
  175. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  176. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
  177. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  178. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  179. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  180. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  181. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  182. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  183. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  184. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  185. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  186. };
  187. /*
  188. * Fixed sdram init -- doesn't use serial presence detect.
  189. */
  190. phys_size_t fixed_sdram (void)
  191. {
  192. sys_info_t sysinfo;
  193. char buf[32];
  194. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  195. size_t ddr_size;
  196. struct cpu_type *cpu;
  197. get_sys_info(&sysinfo);
  198. printf("Configuring DDR for %s MT/s data rate\n",
  199. strmhz(buf, sysinfo.freqDDRBus));
  200. if(sysinfo.freqDDRBus <= DATARATE_400MHZ)
  201. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_400, sizeof(ddr_cfg_regs));
  202. else if(sysinfo.freqDDRBus <= DATARATE_533MHZ)
  203. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_533, sizeof(ddr_cfg_regs));
  204. else if(sysinfo.freqDDRBus <= DATARATE_667MHZ)
  205. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_667, sizeof(ddr_cfg_regs));
  206. else if(sysinfo.freqDDRBus <= DATARATE_800MHZ)
  207. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_800, sizeof(ddr_cfg_regs));
  208. else
  209. panic("Unsupported DDR data rate %s MT/s data rate\n",
  210. strmhz(buf, sysinfo.freqDDRBus));
  211. cpu = gd->cpu;
  212. /* P1020 and it's derivatives support max 32bit DDR width */
  213. if(cpu->soc_ver == SVR_P1020 || cpu->soc_ver == SVR_P1020_E ||
  214. cpu->soc_ver == SVR_P1011 || cpu->soc_ver == SVR_P1011_E) {
  215. ddr_cfg_regs.ddr_sdram_cfg |= SDRAM_CFG_32_BE;
  216. ddr_cfg_regs.cs[0].bnds = 0x0000001F;
  217. ddr_size = (CONFIG_SYS_SDRAM_SIZE * 1024 * 1024 / 2);
  218. }
  219. else
  220. ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  221. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  222. set_ddr_laws(0, ddr_size, LAW_TRGT_IF_DDR_1);
  223. return ddr_size;
  224. }