NC650.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * (C) Copyright 2006, 2007 Detlev Zundel, dzu@denx.de
  3. * (C) Copyright 2005
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC852T 1
  34. #define CONFIG_NC650 1
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #undef CONFIG_8xx_CONS_SMC2
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200
  39. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  40. /*
  41. * 10 MHz - PLL input clock
  42. */
  43. #define CONFIG_8xx_OSCLK 10000000
  44. /*
  45. * 50 MHz - default CPU clock
  46. */
  47. #define CONFIG_8xx_CPUCLK_DEFAULT 50000000
  48. /*
  49. * 15 MHz - CPU minimum clock
  50. */
  51. #define CFG_8xx_CPUCLK_MIN 15000000
  52. /*
  53. * 133 MHz - CPU maximum clock
  54. */
  55. #define CFG_8xx_CPUCLK_MAX 133000000
  56. #define CFG_MEASURE_CPUCLK
  57. #define CFG_8XX_XIN CONFIG_8xx_OSCLK
  58. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  59. #define CONFIG_AUTOBOOT_KEYED
  60. #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d seconds...\n"
  61. #define CONFIG_AUTOBOOT_DELAY_STR "ids"
  62. #define CONFIG_BOOT_RETRY_TIME 900
  63. #define CONFIG_BOOT_RETRY_MIN 30
  64. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  65. #undef CONFIG_BOOTARGS
  66. #define CONFIG_BOOTCOMMAND \
  67. "bootp;" \
  68. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  69. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  70. "bootm"
  71. #define CONFIG_WATCHDOG /* watchdog enabled */
  72. #undef CONFIG_STATUS_LED /* Status LED disabled */
  73. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  74. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  75. #define FEC_ENET
  76. #define CONFIG_MII
  77. #define CFG_DISCOVER_PHY 1
  78. /* enable I2C and select the hardware/software driver */
  79. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  80. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  81. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  82. #define CFG_I2C_SLAVE 0x7f
  83. /*
  84. * Software (bit-bang) I2C driver configuration
  85. */
  86. #if defined(CONFIG_IDS852_REV1)
  87. #define SCL 0x1000 /* PA 3 */
  88. #define SDA 0x2000 /* PA 2 */
  89. #define __I2C_DIR immr->im_ioport.iop_padir
  90. #define __I2C_DAT immr->im_ioport.iop_padat
  91. #define __I2C_PAR immr->im_ioport.iop_papar
  92. #elif defined(CONFIG_IDS852_REV2)
  93. #define SCL 0x0002 /* PB 30 */
  94. #define SDA 0x0001 /* PB 31 */
  95. #define __I2C_PAR immr->im_cpm.cp_pbpar
  96. #define __I2C_DIR immr->im_cpm.cp_pbdir
  97. #define __I2C_DAT immr->im_cpm.cp_pbdat
  98. #endif
  99. #define I2C_INIT { __I2C_PAR &= ~(SDA|SCL); \
  100. __I2C_DIR |= (SDA|SCL); }
  101. #define I2C_READ ((__I2C_DAT & SDA) ? 1 : 0)
  102. #define I2C_SDA(x) { if (x) __I2C_DAT |= SDA; else __I2C_DAT &= ~SDA; }
  103. #define I2C_SCL(x) { if (x) __I2C_DAT |= SCL; else __I2C_DAT &= ~SCL; }
  104. #define I2C_DELAY { udelay(5); }
  105. #define I2C_ACTIVE { __I2C_DIR |= SDA; }
  106. #define I2C_TRISTATE { __I2C_DIR &= ~SDA; }
  107. #define CONFIG_RTC_PCF8563
  108. #define CFG_I2C_RTC_ADDR 0x51
  109. /*
  110. * Command line configuration.
  111. */
  112. #include <config_cmd_default.h>
  113. #define CONFIG_CMD_ASKENV
  114. #define CONFIG_CMD_DATE
  115. #define CONFIG_CMD_DHCP
  116. #define CONFIG_CMD_I2C
  117. #define CONFIG_CMD_NAND
  118. #define CONFIG_CMD_JFFS2
  119. #define CONFIG_CMD_NFS
  120. #define CONFIG_CMD_SNTP
  121. /*
  122. * Miscellaneous configurable options
  123. */
  124. #define CFG_LONGHELP /* undef to save memory */
  125. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  126. #if defined(CONFIG_CMD_KGDB)
  127. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  128. #else
  129. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  130. #endif
  131. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  132. #define CFG_MAXARGS 16 /* max number of command args */
  133. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  134. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  135. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  136. #define CFG_LOAD_ADDR 0x00100000
  137. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  138. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  139. /*
  140. * Low Level Configuration Settings
  141. * (address mappings, register initial values, etc.)
  142. * You should know what you are doing if you make changes here.
  143. */
  144. /*-----------------------------------------------------------------------
  145. * Internal Memory Mapped Register
  146. */
  147. #define CFG_IMMR 0xF0000000
  148. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  149. /*-----------------------------------------------------------------------
  150. * Definitions for initial stack pointer and data area (in DPRAM)
  151. */
  152. #define CFG_INIT_RAM_ADDR CFG_IMMR
  153. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  154. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  155. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  156. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  157. /*-----------------------------------------------------------------------
  158. * Start addresses for the final memory configuration
  159. * (Set up by the startup code)
  160. * Please note that CFG_SDRAM_BASE _must_ start at 0
  161. */
  162. #define CFG_SDRAM_BASE 0x00000000
  163. #define CFG_FLASH_BASE 0x40000000
  164. #define CFG_RESET_ADDRESS 0xFFF00100
  165. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  166. #define CFG_MONITOR_BASE TEXT_BASE
  167. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  168. /*
  169. * For booting Linux, the board info and command line data
  170. * have to be in the first 8 MB of memory, since this is
  171. * the maximum mapped by the Linux kernel during initialization.
  172. */
  173. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  174. /*-----------------------------------------------------------------------
  175. * FLASH organization
  176. */
  177. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  178. #define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  179. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  180. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  181. #define CFG_ENV_IS_IN_FLASH 1
  182. #define CFG_ENV_OFFSET 0x00740000
  183. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
  184. #define CFG_ENV_SIZE 0x4000 /* Used Size of Environment Sector */
  185. /*-----------------------------------------------------------------------
  186. * Cache Configuration
  187. */
  188. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  189. #if defined(CONFIG_CMD_KGDB)
  190. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  191. #endif
  192. /*
  193. * NAND flash support
  194. */
  195. #define CFG_MAX_NAND_DEVICE 1
  196. #define NAND_MAX_CHIPS 1
  197. /*-----------------------------------------------------------------------
  198. * SYPCR - System Protection Control 11-9
  199. * SYPCR can only be written once after reset!
  200. *-----------------------------------------------------------------------
  201. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  202. */
  203. #if defined(CONFIG_WATCHDOG)
  204. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  205. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  206. #else
  207. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  208. #endif
  209. /*-----------------------------------------------------------------------
  210. * SIUMCR - SIU Module Configuration 11-6
  211. *-----------------------------------------------------------------------
  212. */
  213. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  214. /*-----------------------------------------------------------------------
  215. * TBSCR - Time Base Status and Control 11-26
  216. *-----------------------------------------------------------------------
  217. * Clear Reference Interrupt Status, Timebase freezing enabled
  218. */
  219. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  220. /*-----------------------------------------------------------------------
  221. * PISCR - Periodic Interrupt Status and Control 11-31
  222. *-----------------------------------------------------------------------
  223. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  224. */
  225. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  226. /*-----------------------------------------------------------------------
  227. * SCCR - System Clock and reset Control Register 15-27
  228. *-----------------------------------------------------------------------
  229. * Set clock output, timebase and RTC source and divider,
  230. * power management and some other internal clocks
  231. */
  232. #define SCCR_MASK SCCR_EBDF11
  233. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | \
  234. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  235. SCCR_DFLCD000 | SCCR_DFALCD00)
  236. /*-----------------------------------------------------------------------
  237. *
  238. *-----------------------------------------------------------------------
  239. *
  240. */
  241. #define CFG_DER 0
  242. /*
  243. * Init Memory Controller:
  244. *
  245. * BR0 and OR0 (FLASH)
  246. */
  247. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  248. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  249. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  250. /* FLASH timing: Default value of OR0 after reset */
  251. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
  252. OR_SCY_15_CLK | OR_TRLX)
  253. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  254. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  255. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
  256. /*
  257. * BR2 and OR2 (NAND Flash) - addressed through UPMB on rev 1
  258. * rev2 only uses the chipselect
  259. */
  260. #define CFG_NAND_BASE 0x50000000
  261. #define CFG_NAND_SIZE 0x04000000
  262. #define CFG_OR_TIMING_NAND (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  263. OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
  264. #define CFG_BR2_PRELIM ((CFG_NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_MS_UPMB | BR_V )
  265. #define CFG_OR2_PRELIM (((-CFG_NAND_SIZE) & OR_AM_MSK) | OR_BI )
  266. /*
  267. * BR3 and OR3 (SDRAM)
  268. */
  269. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  270. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  271. /*
  272. * SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  273. */
  274. #define CFG_OR_TIMING_SDRAM 0x00000A00
  275. #define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)
  276. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  277. /*
  278. * BR4 and OR4 (CPLD)
  279. */
  280. #define CFG_CPLD_BASE 0x80000000 /* CPLD */
  281. #define CFG_CPLD_SIZE 0x10000 /* only 16 used */
  282. #define CFG_OR_TIMING_CPLD (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  283. OR_SCY_1_CLK)
  284. #define CFG_BR4_PRELIM ((CFG_CPLD_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  285. #define CFG_OR4_PRELIM (((-CFG_CPLD_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_CPLD)
  286. /*
  287. * BR5 and OR5 (SRAM)
  288. */
  289. #define CFG_SRAM_BASE 0x60000000
  290. #define CFG_SRAM_SIZE 0x00080000
  291. #define CFG_OR_TIMING_SRAM (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  292. OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
  293. #define CFG_BR5_PRELIM ((CFG_SRAM_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  294. #define CFG_OR5_PRELIM (((-CFG_SRAM_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_SRAM)
  295. #if defined(CONFIG_CP850)
  296. /*
  297. * BR6 and OR6 (DPRAM) - only on CP850
  298. */
  299. #define CFG_OR6_PRELIM 0xffff8170
  300. #define CFG_BR6_PRELIM 0xa0000401
  301. #define DPRAM_BASE_ADDR 0xa0000000
  302. #define CONFIG_MISC_INIT_R 1
  303. #endif
  304. /*
  305. * 4096 Rows from SDRAM example configuration
  306. * 1000 factor s -> ms
  307. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  308. * 4 Number of refresh cycles per period
  309. * 64 Refresh cycle in ms per number of rows
  310. */
  311. #define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  312. /*
  313. * Memory Periodic Timer Prescaler
  314. */
  315. /* periodic timer for refresh */
  316. #define CFG_MAMR_PTA 39
  317. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  318. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  319. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  320. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  321. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  322. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  323. /*
  324. * MAMR settings for SDRAM
  325. */
  326. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  327. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  328. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  329. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  330. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  331. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  332. /*
  333. * MBMR settings for NAND flash
  334. */
  335. #define CFG_MBMR_NAND ( MBMR_WLFB_5X )
  336. /*
  337. * Internal Definitions
  338. *
  339. * Boot Flags
  340. */
  341. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  342. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  343. #define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
  344. #define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
  345. /*
  346. * JFFS2 partitions
  347. */
  348. /* No command line, one static partition */
  349. #undef CONFIG_JFFS2_CMDLINE
  350. #define CONFIG_JFFS2_DEV "nand0"
  351. #define CONFIG_JFFS2_PART_SIZE 0x00400000
  352. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  353. /* mtdparts command line support */
  354. #define CONFIG_JFFS2_CMDLINE
  355. #define MTDIDS_DEFAULT "nor0=nc650-0,nand0=nc650-nand"
  356. #define MTDPARTS_DEFAULT "mtdparts=nc650-0:1m(kernel1),1m(kernel2)," \
  357. "4m(cramfs1),1m(cramfs2)," \
  358. "256k(u-boot),128k(env);" \
  359. "nc650-nand:4m(jffs1),28m(jffs2)"
  360. #endif /* __CONFIG_H */