lwmon5.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * lwmon5.h - configuration for lwmon5 board
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_LWMON5 1 /* Board is lwmon5 */
  29. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  30. #define CONFIG_440 1 /* ... PPC440 family */
  31. #define CONFIG_4xx 1 /* ... PPC4xx family */
  32. #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
  33. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  34. #define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
  35. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  36. /*-----------------------------------------------------------------------
  37. * Base addresses -- Note these are effective addresses where the
  38. * actual resources get mapped (not physical addresses)
  39. *----------------------------------------------------------------------*/
  40. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  41. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  42. #define CFG_BOOT_BASE_ADDR 0xf0000000
  43. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  44. #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
  45. #define CFG_MONITOR_BASE TEXT_BASE
  46. #define CFG_LIME_BASE_0 0xc0000000
  47. #define CFG_LIME_BASE_1 0xc1000000
  48. #define CFG_LIME_BASE_2 0xc2000000
  49. #define CFG_LIME_BASE_3 0xc3000000
  50. #define CFG_FPGA_BASE_0 0xc4000000
  51. #define CFG_FPGA_BASE_1 0xc4200000
  52. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  53. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  54. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  55. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  56. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  57. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  58. /* Don't change either of these */
  59. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  60. #define CFG_USB2D0_BASE 0xe0000100
  61. #define CFG_USB_DEVICE 0xe0000000
  62. #define CFG_USB_HOST 0xe0000400
  63. /*-----------------------------------------------------------------------
  64. * Initial RAM & stack pointer
  65. *----------------------------------------------------------------------*/
  66. /*
  67. * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
  68. * the POST_WORD from OCM to a 440EPx register that preserves it's
  69. * content during reset (GPT0_COM6). This way we reserve the OCM (16k)
  70. * for logbuffer only.
  71. */
  72. #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  73. #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
  74. #define CFG_INIT_RAM_END (4 << 10)
  75. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
  76. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  77. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  78. #define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
  79. /* unused GPT0 COMP reg */
  80. /*-----------------------------------------------------------------------
  81. * Serial Port
  82. *----------------------------------------------------------------------*/
  83. #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
  84. #define CONFIG_BAUDRATE 115200
  85. #define CONFIG_SERIAL_MULTI 1
  86. /* define this if you want console on UART1 */
  87. #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
  88. #define CFG_BAUDRATE_TABLE \
  89. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  90. /*-----------------------------------------------------------------------
  91. * Environment
  92. *----------------------------------------------------------------------*/
  93. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  94. /*-----------------------------------------------------------------------
  95. * FLASH related
  96. *----------------------------------------------------------------------*/
  97. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  98. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  99. #define CFG_FLASH0 0xFC000000
  100. #define CFG_FLASH1 0xF8000000
  101. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  102. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  103. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  104. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  105. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  106. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  107. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  108. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  109. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  110. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  111. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  112. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  113. /* Address and size of Redundant Environment Sector */
  114. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  115. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  116. /*-----------------------------------------------------------------------
  117. * DDR SDRAM
  118. *----------------------------------------------------------------------*/
  119. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  120. #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
  121. #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
  122. #if 0 /* test-only: disable ECC for now */
  123. #define CONFIG_DDR_ECC 1 /* enable ECC */
  124. #define CFG_POST_ECC_ON CFG_POST_ECC
  125. #else
  126. #define CFG_POST_ECC_ON 0
  127. #endif
  128. /* POST support */
  129. #define CONFIG_POST (CFG_POST_CACHE | \
  130. CFG_POST_CPU | \
  131. CFG_POST_ECC_ON | \
  132. CFG_POST_ETHER | \
  133. CFG_POST_FPU | \
  134. CFG_POST_I2C | \
  135. CFG_POST_MEMORY | \
  136. CFG_POST_RTC | \
  137. CFG_POST_SPR | \
  138. CFG_POST_UART)
  139. #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  140. #define CONFIG_LOGBUFFER
  141. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  142. /*-----------------------------------------------------------------------
  143. * I2C
  144. *----------------------------------------------------------------------*/
  145. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  146. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  147. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  148. #define CFG_I2C_SLAVE 0x7F
  149. #define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM AT24C128 */
  150. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  151. #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
  152. /* 64 byte page write mode using*/
  153. /* last 6 bits of the address */
  154. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  155. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  156. #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
  157. #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
  158. #define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
  159. #define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
  160. #if 0
  161. #define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
  162. #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
  163. #define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
  164. #endif
  165. #define CONFIG_PREBOOT "setenv bootdelay 15"
  166. #undef CONFIG_BOOTARGS
  167. #define CONFIG_EXTRA_ENV_SETTINGS \
  168. "hostname=lwmon5\0" \
  169. "netdev=eth0\0" \
  170. "unlock=yes\0" \
  171. "logversion=2\0" \
  172. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  173. "nfsroot=${serverip}:${rootpath}\0" \
  174. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  175. "addip=setenv bootargs ${bootargs} " \
  176. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  177. ":${hostname}:${netdev}:off panic=1\0" \
  178. "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
  179. "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
  180. "flash_nfs=run nfsargs addip addtty addmisc;" \
  181. "bootm ${kernel_addr}\0" \
  182. "flash_self=run ramargs addip addtty addmisc;" \
  183. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  184. "net_nfs=tftp 200000 ${bootfile};" \
  185. "run nfsargs addip addtty addmisc;bootm\0" \
  186. "rootpath=/opt/eldk/ppc_4xxFP\0" \
  187. "bootfile=/tftpboot/lwmon5/uImage\0" \
  188. "kernel_addr=FC000000\0" \
  189. "ramdisk_addr=FC180000\0" \
  190. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  191. "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
  192. "cp.b 200000 FFF80000 80000\0" \
  193. "upd=run load;run update\0" \
  194. "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
  195. "autoscr 200000\0" \
  196. ""
  197. #define CONFIG_BOOTCOMMAND "run flash_self"
  198. #if 0
  199. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  200. #else
  201. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  202. #endif
  203. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  204. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  205. #define CONFIG_IBM_EMAC4_V4 1
  206. #define CONFIG_MII 1 /* MII PHY management */
  207. #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
  208. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  209. #define CONFIG_PHY_RESET_DELAY 300
  210. #define CONFIG_HAS_ETH0
  211. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  212. #define CONFIG_NET_MULTI 1
  213. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  214. #define CONFIG_PHY1_ADDR 1
  215. /* Video console */
  216. #define CONFIG_VIDEO
  217. #define CONFIG_VIDEO_MB862xx
  218. #define CONFIG_CFB_CONSOLE
  219. #define CONFIG_VIDEO_LOGO
  220. #define CONFIG_CONSOLE_EXTRA_INFO
  221. #define VIDEO_FB_16BPP_PIXEL_SWAP
  222. #define CONFIG_VGA_AS_SINGLE_DEVICE
  223. #define CONFIG_VIDEO_SW_CURSOR
  224. #define CONFIG_SPLASH_SCREEN
  225. /* USB */
  226. #ifdef CONFIG_440EPX
  227. #define CONFIG_USB_OHCI
  228. #define CONFIG_USB_STORAGE
  229. /* Comment this out to enable USB 1.1 device */
  230. #define USB_2_0_DEVICE
  231. #endif /* CONFIG_440EPX */
  232. /* Partitions */
  233. #define CONFIG_MAC_PARTITION
  234. #define CONFIG_DOS_PARTITION
  235. #define CONFIG_ISO_PARTITION
  236. /*
  237. * BOOTP options
  238. */
  239. #define CONFIG_BOOTP_BOOTFILESIZE
  240. #define CONFIG_BOOTP_BOOTPATH
  241. #define CONFIG_BOOTP_GATEWAY
  242. #define CONFIG_BOOTP_HOSTNAME
  243. /*
  244. * Command line configuration.
  245. */
  246. #include <config_cmd_default.h>
  247. #define CONFIG_CMD_ASKENV
  248. #define CONFIG_CMD_DATE
  249. #define CONFIG_CMD_DHCP
  250. #define CONFIG_CMD_DIAG
  251. #define CONFIG_CMD_EEPROM
  252. #define CONFIG_CMD_ELF
  253. #define CONFIG_CMD_FAT
  254. #define CONFIG_CMD_I2C
  255. #define CONFIG_CMD_IRQ
  256. #define CONFIG_CMD_LOG
  257. #define CONFIG_CMD_MII
  258. #define CONFIG_CMD_NET
  259. #define CONFIG_CMD_NFS
  260. #define CONFIG_CMD_PCI
  261. #define CONFIG_CMD_PING
  262. #define CONFIG_CMD_REGINFO
  263. #define CONFIG_CMD_SDRAM
  264. #ifdef CONFIG_VIDEO
  265. #define CONFIG_CMD_BMP
  266. #endif
  267. #ifdef CONFIG_440EPX
  268. #define CONFIG_CMD_USB
  269. #endif
  270. /*-----------------------------------------------------------------------
  271. * Miscellaneous configurable options
  272. *----------------------------------------------------------------------*/
  273. #define CONFIG_SUPPORT_VFAT
  274. #define CFG_LONGHELP /* undef to save memory */
  275. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  276. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  277. #ifdef CFG_HUSH_PARSER
  278. #define CFG_PROMPT_HUSH_PS2 "> "
  279. #endif
  280. #if defined(CONFIG_CMD_KGDB)
  281. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  282. #else
  283. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  284. #endif
  285. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  286. #define CFG_MAXARGS 16 /* max number of command args */
  287. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  288. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  289. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  290. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  291. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  292. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  293. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  294. #define CONFIG_LOOPW 1 /* enable loopw command */
  295. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  296. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  297. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  298. /*-----------------------------------------------------------------------
  299. * PCI stuff
  300. *----------------------------------------------------------------------*/
  301. /* General PCI */
  302. #define CONFIG_PCI /* include pci support */
  303. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  304. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  305. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  306. /* Board-specific PCI */
  307. #define CFG_PCI_TARGET_INIT
  308. #define CFG_PCI_MASTER_INIT
  309. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  310. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  311. /*
  312. * ToDo: Watchdog is not test fully, so exclude it for now
  313. */
  314. #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
  315. #define CONFIG_WD_PERIOD 40000 /* in usec */
  316. /*
  317. * For booting Linux, the board info and command line data
  318. * have to be in the first 8 MB of memory, since this is
  319. * the maximum mapped by the Linux kernel during initialization.
  320. */
  321. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  322. /*-----------------------------------------------------------------------
  323. * External Bus Controller (EBC) Setup
  324. *----------------------------------------------------------------------*/
  325. #define CFG_FLASH CFG_FLASH_BASE
  326. /* Memory Bank 0 (NOR-FLASH) initialization */
  327. #define CFG_EBC_PB0AP 0x03050200
  328. #define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
  329. /* Memory Bank 1 (Lime) initialization */
  330. #define CFG_EBC_PB1AP 0x01004380
  331. #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
  332. /* Memory Bank 2 (FPGA) initialization */
  333. #define CFG_EBC_PB2AP 0x01004400
  334. #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
  335. /* Memory Bank 3 (FPGA2) initialization */
  336. #define CFG_EBC_PB3AP 0x01004400
  337. #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
  338. #define CFG_EBC_CFG 0xb8400000
  339. /*-----------------------------------------------------------------------
  340. * Graphics (Fujitsu Lime)
  341. *----------------------------------------------------------------------*/
  342. /* SDRAM Clock frequency adjustment register */
  343. #define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
  344. /* Lime Clock frequency is to set 100MHz */
  345. #define CFG_LIME_CLOCK_100MHZ 0x00000
  346. #if 0
  347. /* Lime Clock frequency for 133MHz */
  348. #define CFG_LIME_CLOCK_133MHZ 0x10000
  349. #endif
  350. /* SDRAM Parameter register */
  351. #define CFG_LIME_MMR 0xC1FCFFFC
  352. /* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
  353. and pixel flare on display when 133MHz was configured. According to
  354. SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
  355. #ifdef CFG_LIME_CLOCK_133MHZ
  356. #define CFG_LIME_MMR_VALUE 0x414FB7F3
  357. #else
  358. #define CFG_LIME_MMR_VALUE 0x414FB7F2
  359. #endif
  360. /*-----------------------------------------------------------------------
  361. * GPIO Setup
  362. *----------------------------------------------------------------------*/
  363. #define CFG_GPIO_PHY1_RST 12
  364. #define CFG_GPIO_FLASH_WP 14
  365. #define CFG_GPIO_PHY0_RST 22
  366. #define CFG_GPIO_EEPROM_EXT_WP 55
  367. #define CFG_GPIO_EEPROM_INT_WP 57
  368. #define CFG_GPIO_LIME_S 59
  369. #define CFG_GPIO_LIME_RST 60
  370. #define CFG_GPIO_WATCHDOG 63
  371. /*-----------------------------------------------------------------------
  372. * PPC440 GPIO Configuration
  373. */
  374. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  375. { \
  376. /* GPIO Core 0 */ \
  377. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  378. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  379. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  380. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  381. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  382. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  383. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  384. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  385. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  386. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  387. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  388. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  389. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  390. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
  391. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
  392. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
  393. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
  394. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
  395. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
  396. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
  397. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  398. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  399. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  400. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  401. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
  402. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
  403. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  404. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  405. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
  406. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  407. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  408. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  409. }, \
  410. { \
  411. /* GPIO Core 1 */ \
  412. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  413. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  414. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  415. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  416. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
  417. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  418. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  419. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  420. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  421. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  422. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  423. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  424. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  425. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  426. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  427. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  428. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  429. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
  430. {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  431. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  432. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  433. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  434. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  435. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
  436. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  437. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
  438. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  439. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  440. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  441. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  442. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  443. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  444. } \
  445. }
  446. /*
  447. * Internal Definitions
  448. *
  449. * Boot Flags
  450. */
  451. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  452. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  453. #if defined(CONFIG_CMD_KGDB)
  454. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  455. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  456. #endif
  457. #endif /* __CONFIG_H */