omap3_beagle.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * Configuration settings for the TI OMAP3530 Beagle board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  33. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  34. #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
  35. #define CONFIG_SDRC /* The chip has SDRC controller */
  36. #include <asm/arch/cpu.h> /* get chip and board defs */
  37. #include <asm/arch/omap3.h>
  38. /*
  39. * Display CPU and Board information
  40. */
  41. #define CONFIG_DISPLAY_CPUINFO 1
  42. #define CONFIG_DISPLAY_BOARDINFO 1
  43. /* Clock Defines */
  44. #define V_OSCK 26000000 /* Clock output from T2 */
  45. #define V_SCLK (V_OSCK >> 1)
  46. #undef CONFIG_USE_IRQ /* no support for IRQs */
  47. #define CONFIG_MISC_INIT_R
  48. #define CONFIG_OF_LIBFDT 1
  49. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  50. #define CONFIG_SETUP_MEMORY_TAGS 1
  51. #define CONFIG_INITRD_TAG 1
  52. #define CONFIG_REVISION_TAG 1
  53. /*
  54. * Size of malloc() pool
  55. */
  56. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  57. /* Sector */
  58. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  59. /*
  60. * Hardware drivers
  61. */
  62. /*
  63. * NS16550 Configuration
  64. */
  65. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  66. #define CONFIG_SYS_NS16550
  67. #define CONFIG_SYS_NS16550_SERIAL
  68. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  69. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  70. /*
  71. * select serial console configuration
  72. */
  73. #define CONFIG_CONS_INDEX 3
  74. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  75. #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
  76. /* allow to overwrite serial and ethaddr */
  77. #define CONFIG_ENV_OVERWRITE
  78. #define CONFIG_BAUDRATE 115200
  79. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  80. 115200}
  81. #define CONFIG_GENERIC_MMC 1
  82. #define CONFIG_MMC 1
  83. #define CONFIG_OMAP_HSMMC 1
  84. #define CONFIG_DOS_PARTITION 1
  85. /* Status LED */
  86. #define CONFIG_STATUS_LED 1
  87. #define CONFIG_BOARD_SPECIFIC_LED 1
  88. #define STATUS_LED_BIT 0x01
  89. #define STATUS_LED_STATE STATUS_LED_ON
  90. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  91. #define STATUS_LED_BIT1 0x02
  92. #define STATUS_LED_STATE1 STATUS_LED_ON
  93. #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
  94. #define STATUS_LED_BOOT STATUS_LED_BIT
  95. #define STATUS_LED_GREEN STATUS_LED_BIT1
  96. /* Enable Multi Bus support for I2C */
  97. #define CONFIG_I2C_MULTI_BUS 1
  98. /* Probe all devices */
  99. #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}}
  100. /* USB */
  101. #define CONFIG_MUSB_UDC 1
  102. #define CONFIG_USB_OMAP3 1
  103. #define CONFIG_TWL4030_USB 1
  104. /* USB device configuration */
  105. #define CONFIG_USB_DEVICE 1
  106. #define CONFIG_USB_TTY 1
  107. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  108. /* USB EHCI */
  109. #define CONFIG_CMD_USB
  110. #define CONFIG_USB_EHCI
  111. #define CONFIG_USB_EHCI_OMAP
  112. /*#define CONFIG_EHCI_DCACHE*/ /* leave it disabled for now */
  113. #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147
  114. #define CONFIG_USB_ULPI
  115. #define CONFIG_USB_ULPI_VIEWPORT_OMAP
  116. #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
  117. #define CONFIG_USB_HOST_ETHER
  118. #define CONFIG_USB_ETHER_SMSC95XX
  119. #define CONFIG_USB_ETHER_ASIX
  120. /* commands to include */
  121. #include <config_cmd_default.h>
  122. #define CONFIG_CMD_CACHE
  123. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  124. #define CONFIG_CMD_FAT /* FAT support */
  125. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  126. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  127. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  128. #define MTDIDS_DEFAULT "nand0=nand"
  129. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  130. "1920k(u-boot),128k(u-boot-env),"\
  131. "4m(kernel),-(fs)"
  132. #define CONFIG_CMD_I2C /* I2C serial bus support */
  133. #define CONFIG_CMD_MMC /* MMC support */
  134. #define CONFIG_USB_STORAGE /* USB storage support */
  135. #define CONFIG_CMD_NAND /* NAND support */
  136. #define CONFIG_CMD_LED /* LED support */
  137. #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  138. #define CONFIG_CMD_NFS /* NFS support */
  139. #define CONFIG_CMD_PING
  140. #define CONFIG_CMD_DHCP
  141. #define CONFIG_CMD_SETEXPR /* Evaluate expressions */
  142. #define CONFIG_CMD_GPIO /* Enable gpio command */
  143. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  144. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  145. #undef CONFIG_CMD_IMI /* iminfo */
  146. #undef CONFIG_CMD_IMLS /* List all found images */
  147. #define CONFIG_SYS_NO_FLASH
  148. #define CONFIG_HARD_I2C 1
  149. #define CONFIG_SYS_I2C_SPEED 100000
  150. #define CONFIG_SYS_I2C_SLAVE 1
  151. #define CONFIG_SYS_I2C_BUS 0
  152. #define CONFIG_SYS_I2C_BUS_SELECT 1
  153. #define CONFIG_I2C_MULTI_BUS 1
  154. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  155. #define CONFIG_VIDEO_OMAP3 /* DSS Support */
  156. /*
  157. * TWL4030
  158. */
  159. #define CONFIG_TWL4030_POWER 1
  160. #define CONFIG_TWL4030_LED 1
  161. /*
  162. * Board NAND Info.
  163. */
  164. #define CONFIG_SYS_NAND_QUIET_TEST 1
  165. #define CONFIG_NAND_OMAP_GPMC
  166. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  167. /* to access nand */
  168. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  169. /* to access nand at */
  170. /* CS0 */
  171. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  172. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  173. /* devices */
  174. #define CONFIG_JFFS2_NAND
  175. /* nand device jffs2 lives on */
  176. #define CONFIG_JFFS2_DEV "nand0"
  177. /* start of jffs2 partition */
  178. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  179. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  180. /* partition */
  181. /* Environment information */
  182. #define CONFIG_BOOTDELAY 2
  183. #define CONFIG_EXTRA_ENV_SETTINGS \
  184. "loadaddr=0x80200000\0" \
  185. "rdaddr=0x81000000\0" \
  186. "usbtty=cdc_acm\0" \
  187. "bootfile=uImage.beagle\0" \
  188. "console=ttyO2,115200n8\0" \
  189. "mpurate=auto\0" \
  190. "buddy=none "\
  191. "optargs=\0" \
  192. "camera=none\0" \
  193. "vram=12M\0" \
  194. "dvimode=640x480MR-16@60\0" \
  195. "defaultdisplay=dvi\0" \
  196. "mmcdev=0\0" \
  197. "mmcroot=/dev/mmcblk0p2 rw\0" \
  198. "mmcrootfstype=ext3 rootwait\0" \
  199. "nandroot=ubi0:rootfs ubi.mtd=4\0" \
  200. "nandrootfstype=ubifs\0" \
  201. "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \
  202. "ramrootfstype=ext2\0" \
  203. "mmcargs=setenv bootargs console=${console} " \
  204. "${optargs} " \
  205. "mpurate=${mpurate} " \
  206. "buddy=${buddy} "\
  207. "camera=${camera} "\
  208. "vram=${vram} " \
  209. "omapfb.mode=dvi:${dvimode} " \
  210. "omapdss.def_disp=${defaultdisplay} " \
  211. "root=${mmcroot} " \
  212. "rootfstype=${mmcrootfstype}\0" \
  213. "nandargs=setenv bootargs console=${console} " \
  214. "${optargs} " \
  215. "mpurate=${mpurate} " \
  216. "buddy=${buddy} "\
  217. "camera=${camera} "\
  218. "vram=${vram} " \
  219. "omapfb.mode=dvi:${dvimode} " \
  220. "omapdss.def_disp=${defaultdisplay} " \
  221. "root=${nandroot} " \
  222. "rootfstype=${nandrootfstype}\0" \
  223. "bootenv=uEnv.txt\0" \
  224. "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
  225. "importbootenv=echo Importing environment from mmc ...; " \
  226. "env import -t $loadaddr $filesize\0" \
  227. "ramargs=setenv bootargs console=${console} " \
  228. "${optargs} " \
  229. "mpurate=${mpurate} " \
  230. "buddy=${buddy} "\
  231. "vram=${vram} " \
  232. "omapfb.mode=dvi:${dvimode} " \
  233. "omapdss.def_disp=${defaultdisplay} " \
  234. "root=${ramroot} " \
  235. "rootfstype=${ramrootfstype}\0" \
  236. "loadramdisk=fatload mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \
  237. "loaduimagefat=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  238. "loaduimage=ext2load mmc ${mmcdev}:2 ${loadaddr} /boot/uImage\0" \
  239. "mmcboot=echo Booting from mmc ...; " \
  240. "run mmcargs; " \
  241. "bootm ${loadaddr}\0" \
  242. "nandboot=echo Booting from nand ...; " \
  243. "run nandargs; " \
  244. "nand read ${loadaddr} 280000 400000; " \
  245. "bootm ${loadaddr}\0" \
  246. "ramboot=echo Booting from ramdisk ...; " \
  247. "run ramargs; " \
  248. "bootm ${loadaddr}\0" \
  249. "userbutton=if gpio input 173; then run userbutton_xm; " \
  250. "else run userbutton_nonxm; fi;\0" \
  251. "userbutton_xm=gpio input 4;\0" \
  252. "userbutton_nonxm=gpio input 7;\0"
  253. /* "run userbutton" will return 1 (false) if is pressed and 0 (false) if not */
  254. #define CONFIG_BOOTCOMMAND \
  255. "if mmc rescan ${mmcdev}; then " \
  256. "if run userbutton; then " \
  257. "setenv bootenv uEnv.txt;" \
  258. "else " \
  259. "setenv bootenv user.txt;" \
  260. "fi;" \
  261. "echo SD/MMC found on device ${mmcdev};" \
  262. "if run loadbootenv; then " \
  263. "echo Loaded environment from ${bootenv};" \
  264. "run importbootenv;" \
  265. "fi;" \
  266. "if test -n $uenvcmd; then " \
  267. "echo Running uenvcmd ...;" \
  268. "run uenvcmd;" \
  269. "fi;" \
  270. "if run loaduimage; then " \
  271. "run mmcboot;" \
  272. "fi;" \
  273. "fi;" \
  274. "run nandboot;" \
  275. #define CONFIG_AUTO_COMPLETE 1
  276. /*
  277. * Miscellaneous configurable options
  278. */
  279. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  280. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  281. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  282. #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # "
  283. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  284. /* Print Buffer Size */
  285. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  286. sizeof(CONFIG_SYS_PROMPT) + 16)
  287. #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
  288. /* Boot Argument Buffer Size */
  289. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  290. #define CONFIG_SYS_ALT_MEMTEST 1
  291. #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest */
  292. /* defaults */
  293. #define CONFIG_SYS_MEMTEST_END (0x87FFFFFF) /* 128MB */
  294. #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */
  295. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  296. /* load address */
  297. /*
  298. * OMAP3 has 12 GP timers, they can be driven by the system clock
  299. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  300. * This rate is divided by a local divisor.
  301. */
  302. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  303. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  304. #define CONFIG_SYS_HZ 1000
  305. /*-----------------------------------------------------------------------
  306. * Stack sizes
  307. *
  308. * The stack sizes are set up in start.S using the settings below
  309. */
  310. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  311. /*-----------------------------------------------------------------------
  312. * Physical Memory Map
  313. */
  314. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  315. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  316. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  317. /*-----------------------------------------------------------------------
  318. * FLASH and environment organization
  319. */
  320. /* **** PISMO SUPPORT *** */
  321. /* Configure the PISMO */
  322. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  323. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  324. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  325. #if defined(CONFIG_CMD_NAND)
  326. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  327. #endif
  328. /* Monitor at start of flash */
  329. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  330. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  331. #define CONFIG_ENV_IS_IN_NAND 1
  332. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  333. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  334. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  335. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  336. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  337. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  338. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  339. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  340. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  341. CONFIG_SYS_INIT_RAM_SIZE - \
  342. GENERATED_GBL_DATA_SIZE)
  343. #define CONFIG_OMAP3_SPI
  344. #define CONFIG_SYS_CACHELINE_SIZE 64
  345. /* Defines for SPL */
  346. #define CONFIG_SPL
  347. #define CONFIG_SPL_NAND_SIMPLE
  348. #define CONFIG_SPL_TEXT_BASE 0x40200800
  349. #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
  350. #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
  351. #define CONFIG_SPL_BSS_START_ADDR 0x80000000
  352. #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
  353. #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
  354. #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
  355. #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
  356. #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
  357. #define CONFIG_SPL_LIBCOMMON_SUPPORT
  358. #define CONFIG_SPL_LIBDISK_SUPPORT
  359. #define CONFIG_SPL_I2C_SUPPORT
  360. #define CONFIG_SPL_LIBGENERIC_SUPPORT
  361. #define CONFIG_SPL_MMC_SUPPORT
  362. #define CONFIG_SPL_FAT_SUPPORT
  363. #define CONFIG_SPL_SERIAL_SUPPORT
  364. #define CONFIG_SPL_NAND_SUPPORT
  365. #define CONFIG_SPL_POWER_SUPPORT
  366. #define CONFIG_SPL_OMAP3_ID_NAND
  367. #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
  368. /* NAND boot config */
  369. #define CONFIG_SYS_NAND_5_ADDR_CYCLE
  370. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  371. #define CONFIG_SYS_NAND_PAGE_SIZE 2048
  372. #define CONFIG_SYS_NAND_OOBSIZE 64
  373. #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
  374. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  375. #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
  376. 10, 11, 12, 13}
  377. #define CONFIG_SYS_NAND_ECCSIZE 512
  378. #define CONFIG_SYS_NAND_ECCBYTES 3
  379. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
  380. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
  381. /*
  382. * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
  383. * 64 bytes before this address should be set aside for u-boot.img's
  384. * header. That is 0x800FFFC0--0x80100000 should not be used for any
  385. * other needs.
  386. */
  387. #define CONFIG_SYS_TEXT_BASE 0x80100000
  388. #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
  389. #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
  390. #endif /* __CONFIG_H */