hwinit-common.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. *
  3. * Common functions for OMAP4/5 based boards
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Aneesh V <aneesh@ti.com>
  10. * Steve Sakoman <steve@sakoman.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <asm/sizes.h>
  33. #include <asm/emif.h>
  34. #include <asm/omap_common.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. void do_set_mux(u32 base, struct pad_conf_entry const *array, int size)
  37. {
  38. int i;
  39. struct pad_conf_entry *pad = (struct pad_conf_entry *) array;
  40. for (i = 0; i < size; i++, pad++)
  41. writew(pad->val, base + pad->offset);
  42. }
  43. static void set_mux_conf_regs(void)
  44. {
  45. switch (omap_hw_init_context()) {
  46. case OMAP_INIT_CONTEXT_SPL:
  47. set_muxconf_regs_essential();
  48. break;
  49. case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL:
  50. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  51. set_muxconf_regs_non_essential();
  52. #endif
  53. break;
  54. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  55. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  56. set_muxconf_regs_essential();
  57. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  58. set_muxconf_regs_non_essential();
  59. #endif
  60. break;
  61. }
  62. }
  63. u32 cortex_rev(void)
  64. {
  65. unsigned int rev;
  66. /* Read Main ID Register (MIDR) */
  67. asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev));
  68. return rev;
  69. }
  70. void omap_rev_string(void)
  71. {
  72. u32 omap_rev = omap_revision();
  73. u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16;
  74. u32 major_rev = (omap_rev & 0x00000F00) >> 8;
  75. u32 minor_rev = (omap_rev & 0x000000F0) >> 4;
  76. printf("OMAP%x ES%x.%x\n", omap_variant, major_rev,
  77. minor_rev);
  78. }
  79. #ifdef CONFIG_SPL_BUILD
  80. static void init_boot_params(void)
  81. {
  82. boot_params_ptr = (u32 *) &boot_params;
  83. }
  84. #endif
  85. /*
  86. * Routine: s_init
  87. * Description: Does early system init of watchdog, muxing, andclocks
  88. * Watchdog disable is done always. For the rest what gets done
  89. * depends on the boot mode in which this function is executed
  90. * 1. s_init of SPL running from SRAM
  91. * 2. s_init of U-Boot running from FLASH
  92. * 3. s_init of U-Boot loaded to SDRAM by SPL
  93. * 4. s_init of U-Boot loaded to SDRAM by ROM code using the
  94. * Configuration Header feature
  95. * Please have a look at the respective functions to see what gets
  96. * done in each of these cases
  97. * This function is called with SRAM stack.
  98. */
  99. void s_init(void)
  100. {
  101. init_omap_revision();
  102. watchdog_init();
  103. set_mux_conf_regs();
  104. #ifdef CONFIG_SPL_BUILD
  105. setup_clocks_for_console();
  106. preloader_console_init();
  107. do_io_settings();
  108. #endif
  109. prcm_init();
  110. #ifdef CONFIG_SPL_BUILD
  111. timer_init();
  112. /* For regular u-boot sdram_init() is called from dram_init() */
  113. sdram_init();
  114. init_boot_params();
  115. #endif
  116. }
  117. /*
  118. * Routine: wait_for_command_complete
  119. * Description: Wait for posting to finish on watchdog
  120. */
  121. void wait_for_command_complete(struct watchdog *wd_base)
  122. {
  123. int pending = 1;
  124. do {
  125. pending = readl(&wd_base->wwps);
  126. } while (pending);
  127. }
  128. /*
  129. * Routine: watchdog_init
  130. * Description: Shut down watch dogs
  131. */
  132. void watchdog_init(void)
  133. {
  134. struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE;
  135. writel(WD_UNLOCK1, &wd2_base->wspr);
  136. wait_for_command_complete(wd2_base);
  137. writel(WD_UNLOCK2, &wd2_base->wspr);
  138. }
  139. /*
  140. * This function finds the SDRAM size available in the system
  141. * based on DMM section configurations
  142. * This is needed because the size of memory installed may be
  143. * different on different versions of the board
  144. */
  145. u32 omap_sdram_size(void)
  146. {
  147. u32 section, i, valid;
  148. u64 sdram_start = 0, sdram_end = 0, addr,
  149. size, total_size = 0, trap_size = 0;
  150. for (i = 0; i < 4; i++) {
  151. section = __raw_readl(DMM_BASE + i*4);
  152. valid = (section & EMIF_SDRC_ADDRSPC_MASK) >>
  153. (EMIF_SDRC_ADDRSPC_SHIFT);
  154. addr = section & EMIF_SYS_ADDR_MASK;
  155. /* See if the address is valid */
  156. if ((addr >= DRAM_ADDR_SPACE_START) &&
  157. (addr < DRAM_ADDR_SPACE_END)) {
  158. size = ((section & EMIF_SYS_SIZE_MASK) >>
  159. EMIF_SYS_SIZE_SHIFT);
  160. size = 1 << size;
  161. size *= SZ_16M;
  162. if (valid != DMM_SDRC_ADDR_SPC_INVALID) {
  163. if (!sdram_start || (addr < sdram_start))
  164. sdram_start = addr;
  165. if (!sdram_end || ((addr + size) > sdram_end))
  166. sdram_end = addr + size;
  167. } else {
  168. trap_size = size;
  169. }
  170. }
  171. }
  172. total_size = (sdram_end - sdram_start) - (trap_size);
  173. return total_size;
  174. }
  175. /*
  176. * Routine: dram_init
  177. * Description: sets uboots idea of sdram size
  178. */
  179. int dram_init(void)
  180. {
  181. sdram_init();
  182. gd->ram_size = omap_sdram_size();
  183. return 0;
  184. }
  185. /*
  186. * Print board information
  187. */
  188. int checkboard(void)
  189. {
  190. puts(sysinfo.board_string);
  191. return 0;
  192. }
  193. /*
  194. * get_device_type(): tell if GP/HS/EMU/TST
  195. */
  196. u32 get_device_type(void)
  197. {
  198. struct omap_sys_ctrl_regs *ctrl =
  199. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  200. return (readl(&ctrl->control_status) &
  201. (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT;
  202. }
  203. /*
  204. * Print CPU information
  205. */
  206. int print_cpuinfo(void)
  207. {
  208. puts("CPU : ");
  209. omap_rev_string();
  210. return 0;
  211. }
  212. #ifndef CONFIG_SYS_DCACHE_OFF
  213. void enable_caches(void)
  214. {
  215. /* Enable D-cache. I-cache is already enabled in start.S */
  216. dcache_enable();
  217. }
  218. #endif