zipitz2.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * Aeronix Zipit Z2 configuration file
  3. *
  4. * Copyright (C) 2009-2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_ZIPITZ2 1 /* Zipit Z2 board */
  28. #define CONFIG_SYS_TEXT_BASE 0x0
  29. #undef BOARD_LATE_INIT
  30. #undef CONFIG_USE_IRQ
  31. #undef CONFIG_SKIP_LOWLEVEL_INIT
  32. /*
  33. * Environment settings
  34. */
  35. #define CONFIG_ENV_OVERWRITE
  36. #define CONFIG_ENV_IS_IN_FLASH 1
  37. #define CONFIG_ENV_ADDR 0x40000
  38. #define CONFIG_ENV_SIZE 0x20000
  39. #define CONFIG_SYS_MALLOC_LEN (128*1024)
  40. #define CONFIG_ARCH_CPU_INIT
  41. #define CONFIG_BOOTCOMMAND \
  42. "if mmc init && fatload mmc 0 0xa0000000 uboot.script ; then " \
  43. "source 0xa0000000; " \
  44. "else " \
  45. "bootm 0x60000; " \
  46. "fi; "
  47. #define CONFIG_BOOTARGS \
  48. "console=tty0 console=ttyS2,115200 fbcon=rotate:3"
  49. #define CONFIG_TIMESTAMP
  50. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  51. #define CONFIG_CMDLINE_TAG
  52. #define CONFIG_SETUP_MEMORY_TAGS
  53. #define CONFIG_SYS_TEXT_BASE 0x0
  54. #define CONFIG_LZMA /* LZMA compression support */
  55. /*
  56. * Serial Console Configuration
  57. * STUART - the lower serial port on Colibri board
  58. */
  59. #define CONFIG_PXA_SERIAL
  60. #define CONFIG_STUART 1
  61. #define CONFIG_BAUDRATE 115200
  62. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  63. /*
  64. * Bootloader Components Configuration
  65. */
  66. #include <config_cmd_default.h>
  67. #undef CONFIG_CMD_NET
  68. #define CONFIG_CMD_ENV
  69. #undef CONFIG_CMD_IMLS
  70. #define CONFIG_CMD_MMC
  71. #define CONFIG_CMD_SPI
  72. /*
  73. * MMC Card Configuration
  74. */
  75. #ifdef CONFIG_CMD_MMC
  76. #define CONFIG_MMC
  77. #define CONFIG_PXA_MMC
  78. #define CONFIG_SYS_MMC_BASE 0xF0000000
  79. #define CONFIG_CMD_FAT
  80. #define CONFIG_CMD_EXT2
  81. #define CONFIG_DOS_PARTITION
  82. #endif
  83. /*
  84. * SPI and LCD
  85. */
  86. #ifdef CONFIG_CMD_SPI
  87. #define CONFIG_SOFT_SPI
  88. #define CONFIG_LCD
  89. #define CONFIG_LMS283GF05
  90. #define CONFIG_VIDEO_LOGO
  91. #define CONFIG_CMD_BMP
  92. #define CONFIG_SPLASH_SCREEN
  93. #define CONFIG_SPLASH_SCREEN_ALIGN
  94. #define CONFIG_VIDEO_BMP_GZIP
  95. #define CONFIG_VIDEO_BMP_RLE8
  96. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
  97. #undef SPI_INIT
  98. #define SPI_DELAY udelay(10)
  99. #define SPI_SDA(val) zipitz2_spi_sda(val)
  100. #define SPI_SCL(val) zipitz2_spi_scl(val)
  101. #define SPI_READ zipitz2_spi_read()
  102. #ifndef __ASSEMBLY__
  103. void zipitz2_spi_sda(int);
  104. void zipitz2_spi_scl(int);
  105. unsigned char zipitz2_spi_read(void);
  106. #endif
  107. #endif
  108. /*
  109. * KGDB
  110. */
  111. #ifdef CONFIG_CMD_KGDB
  112. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  113. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  114. #endif
  115. /*
  116. * HUSH Shell Configuration
  117. */
  118. #define CONFIG_SYS_HUSH_PARSER 1
  119. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  120. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  121. #ifdef CONFIG_SYS_HUSH_PARSER
  122. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  123. #else
  124. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  125. #endif
  126. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  127. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  128. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  129. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  130. #define CONFIG_SYS_DEVICE_NULLDEV 1
  131. /*
  132. * Clock Configuration
  133. */
  134. #undef CONFIG_SYS_CLKS_IN_HZ
  135. #define CONFIG_SYS_HZ 3250000 /* Timer @ 3250000 Hz */
  136. #define CONFIG_SYS_CPUSPEED 0x190 /* standard setting for 312MHz; L=16, N=1.5, A=0, SDCLK!=SystemBus */
  137. /*
  138. * Stack sizes
  139. */
  140. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  141. #ifdef CONFIG_USE_IRQ
  142. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  143. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  144. #endif
  145. /*
  146. * DRAM Map
  147. */
  148. #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
  149. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  150. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
  151. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  152. #define CONFIG_SYS_DRAM_SIZE 0x02000000 /* 32 MB DRAM */
  153. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  154. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  155. #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE
  156. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  157. #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1 + 2048)
  158. /*
  159. * NOR FLASH
  160. */
  161. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  162. #define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
  163. #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors */
  164. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  165. #define CONFIG_SYS_FLASH_CFI
  166. #define CONFIG_FLASH_CFI_DRIVER 1
  167. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  168. #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
  169. #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
  170. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  171. #define CONFIG_SYS_MAX_FLASH_SECT 256
  172. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  173. #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ)
  174. #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ)
  175. #define CONFIG_SYS_FLASH_LOCK_TOUT (2*CONFIG_SYS_HZ)
  176. #define CONFIG_SYS_FLASH_UNLOCK_TOUT (2*CONFIG_SYS_HZ)
  177. #define CONFIG_SYS_FLASH_PROTECTION
  178. /*
  179. * GPIO settings
  180. */
  181. #define CONFIG_SYS_GAFR0_L_VAL 0x02000140
  182. #define CONFIG_SYS_GAFR0_U_VAL 0x59188000
  183. #define CONFIG_SYS_GAFR1_L_VAL 0x63900002
  184. #define CONFIG_SYS_GAFR1_U_VAL 0xaaa03950
  185. #define CONFIG_SYS_GAFR2_L_VAL 0x0aaaaaaa
  186. #define CONFIG_SYS_GAFR2_U_VAL 0x29000308
  187. #define CONFIG_SYS_GAFR3_L_VAL 0x54000000
  188. #define CONFIG_SYS_GAFR3_U_VAL 0x000000d5
  189. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  190. #define CONFIG_SYS_GPCR1_VAL 0x00000020
  191. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  192. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  193. #define CONFIG_SYS_GPDR0_VAL 0xdafcee00
  194. #define CONFIG_SYS_GPDR1_VAL 0xffa3aaab
  195. #define CONFIG_SYS_GPDR2_VAL 0x8fe9ffff
  196. #define CONFIG_SYS_GPDR3_VAL 0x001b1f8a
  197. #define CONFIG_SYS_GPSR0_VAL 0x06080400
  198. #define CONFIG_SYS_GPSR1_VAL 0x007f0000
  199. #define CONFIG_SYS_GPSR2_VAL 0x032a0000
  200. #define CONFIG_SYS_GPSR3_VAL 0x00000180
  201. #define CONFIG_SYS_PSSR_VAL 0x30
  202. /*
  203. * Clock settings
  204. */
  205. #define CONFIG_SYS_CKEN 0x00511220
  206. #define CONFIG_SYS_CCCR 0x00000190
  207. /*
  208. * Memory settings
  209. */
  210. #define CONFIG_SYS_MSC0_VAL 0x2ffc38f8
  211. #define CONFIG_SYS_MSC1_VAL 0x0000ccd1
  212. #define CONFIG_SYS_MSC2_VAL 0x0000b884
  213. #define CONFIG_SYS_MDCNFG_VAL 0x08000ba9
  214. #define CONFIG_SYS_MDREFR_VAL 0x2011a01e
  215. #define CONFIG_SYS_MDMRS_VAL 0x00000000
  216. #define CONFIG_SYS_FLYCNFG_VAL 0x00010001
  217. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  218. /*
  219. * PCMCIA and CF Interfaces
  220. */
  221. #define CONFIG_SYS_MECR_VAL 0x00000001
  222. #define CONFIG_SYS_MCMEM0_VAL 0x00014307
  223. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  224. #define CONFIG_SYS_MCATT0_VAL 0x0001c787
  225. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  226. #define CONFIG_SYS_MCIO0_VAL 0x0001430f
  227. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  228. #endif /* __CONFIG_H */