xpedite1k.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /*
  2. * Copyright (C) 2003 Travis B. Sawyer <travis.sawyer@sandburst.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. #include <i2c.h>
  26. #include <net.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. int board_early_init_f(void)
  29. {
  30. unsigned long sdrreg;
  31. /* TBS: Setup the GPIO access for the user LEDs */
  32. mfsdr(sdr_pfc0, sdrreg);
  33. mtsdr(sdr_pfc0, (sdrreg & ~0x00000100) | 0x00000E00);
  34. out32(CONFIG_SYS_GPIO_BASE + 0x018, (USR_LED0 | USR_LED1 | USR_LED2 | USR_LED3));
  35. LED0_OFF();
  36. LED1_OFF();
  37. LED2_OFF();
  38. LED3_OFF();
  39. /* Setup the external bus controller/chip selects */
  40. mtebc(pb0ap, 0x04055200); /* 16MB Strata FLASH */
  41. mtebc(pb0cr, 0xff098000); /* BAS=0xff0 16MB R/W 8-bit */
  42. mtebc(pb1ap, 0x04055200); /* 512KB Socketed AMD FLASH */
  43. mtebc(pb1cr, 0xfe018000); /* BAS=0xfe0 1MB R/W 8-bit */
  44. /*
  45. * Setup the interrupt controller polarities, triggers, etc.
  46. *
  47. * Because of the interrupt handling rework to handle 440GX interrupts
  48. * with the common code, we needed to change names of the UIC registers.
  49. * Here the new relationship:
  50. *
  51. * U-Boot name 440GX name
  52. * -----------------------
  53. * UIC0 UICB0
  54. * UIC1 UIC0
  55. * UIC2 UIC1
  56. * UIC3 UIC2
  57. */
  58. mtdcr(uic1sr, 0xffffffff); /* clear all */
  59. mtdcr(uic1er, 0x00000000); /* disable all */
  60. mtdcr(uic1cr, 0x00000003); /* SMI & UIC1 crit are critical */
  61. mtdcr(uic1pr, 0xfffffe00); /* per ref-board manual */
  62. mtdcr(uic1tr, 0x01c00000); /* per ref-board manual */
  63. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  64. mtdcr(uic1sr, 0xffffffff); /* clear all */
  65. mtdcr(uic2sr, 0xffffffff); /* clear all */
  66. mtdcr(uic2er, 0x00000000); /* disable all */
  67. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  68. mtdcr(uic2pr, 0xffffc0ff); /* per ref-board manual */
  69. mtdcr(uic2tr, 0x00ff8000); /* per ref-board manual */
  70. mtdcr(uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  71. mtdcr(uic2sr, 0xffffffff); /* clear all */
  72. mtdcr(uic3sr, 0xffffffff); /* clear all */
  73. mtdcr(uic3er, 0x00000000); /* disable all */
  74. mtdcr(uic3cr, 0x00000000); /* all non-critical */
  75. mtdcr(uic3pr, 0xffffffff); /* per ref-board manual */
  76. mtdcr(uic3tr, 0x00ff8c0f); /* per ref-board manual */
  77. mtdcr(uic3vr, 0x00000001); /* int31 highest, base=0x000 */
  78. mtdcr(uic3sr, 0xffffffff); /* clear all */
  79. mtdcr(uic0sr, 0xfc000000); /* clear all */
  80. mtdcr(uic0er, 0x00000000); /* disable all */
  81. mtdcr(uic0cr, 0x00000000); /* all non-critical */
  82. mtdcr(uic0pr, 0xfc000000); /* */
  83. mtdcr(uic0tr, 0x00000000); /* */
  84. mtdcr(uic0vr, 0x00000001); /* */
  85. LED0_ON();
  86. return 0;
  87. }
  88. int checkboard(void)
  89. {
  90. printf("Board: XES XPedite1000 440GX\n");
  91. return 0;
  92. }
  93. phys_size_t initdram(int board_type)
  94. {
  95. return spd_sdram();
  96. }
  97. /*
  98. * This routine is called just prior to registering the hose and gives
  99. * the board the opportunity to check things. Returning a value of zero
  100. * indicates that things are bad & PCI initialization should be aborted.
  101. *
  102. * Different boards may wish to customize the pci controller structure
  103. * (add regions, override default access routines, etc) or perform
  104. * certain pre-initialization actions.
  105. */
  106. #if defined(CONFIG_PCI)
  107. int pci_pre_init(struct pci_controller * hose)
  108. {
  109. unsigned long strap;
  110. /* See if we're supposed to setup the pci */
  111. mfsdr(sdr_sdstp1, strap);
  112. if ((strap & 0x00010000) == 0)
  113. return 0;
  114. #if defined(CONFIG_SYS_PCI_FORCE_PCI_CONV)
  115. /* Setup System Device Register PCIX0_XCR */
  116. mfsdr(sdr_xcr, strap);
  117. strap &= 0x0f000000;
  118. mtsdr(sdr_xcr, strap);
  119. #endif
  120. return 1;
  121. }
  122. #endif /* defined(CONFIG_PCI) */
  123. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  124. /*
  125. * The bootstrap configuration provides default settings for the pci
  126. * inbound map (PIM). But the bootstrap config choices are limited and
  127. * may not be sufficient for a given board.
  128. */
  129. void pci_target_init(struct pci_controller * hose)
  130. {
  131. /* Disable everything */
  132. out32r(PCIX0_PIM0SA, 0);
  133. out32r(PCIX0_PIM1SA, 0);
  134. out32r(PCIX0_PIM2SA, 0);
  135. out32r(PCIX0_EROMBA, 0); /* disable expansion rom */
  136. /*
  137. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  138. * options to not support sizes such as 128/256 MB.
  139. */
  140. out32r(PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE);
  141. out32r(PCIX0_PIM0LAH, 0);
  142. out32r(PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
  143. out32r(PCIX0_BAR0, 0);
  144. /* Program the board's subsystem id/vendor id */
  145. out16r(PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID);
  146. out16r(PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID);
  147. out16r(PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
  148. }
  149. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  150. #if defined(CONFIG_PCI)
  151. /*
  152. * This routine is called to determine if a pci scan should be
  153. * performed. With various hardware environments (especially cPCI and
  154. * PPMC) it's insufficient to depend on the state of the arbiter enable
  155. * bit in the strap register, or generic host/adapter assumptions.
  156. *
  157. * Rather than hard-code a bad assumption in the general 440 code, the
  158. * 440 pci code requires the board to decide at runtime.
  159. *
  160. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  161. */
  162. int is_pci_host(struct pci_controller *hose)
  163. {
  164. return ((in32(CONFIG_SYS_GPIO_BASE + 0x1C) & 0x00000800) == 0);
  165. }
  166. #endif /* defined(CONFIG_PCI) */
  167. #ifdef CONFIG_POST
  168. /*
  169. * Returns 1 if keys pressed to start the power-on long-running tests
  170. * Called from board_init_f().
  171. */
  172. int post_hotkeys_pressed(void)
  173. {
  174. return ctrlc();
  175. }
  176. void post_word_store(ulong a)
  177. {
  178. volatile ulong *save_addr =
  179. (volatile ulong *)(CONFIG_SYS_POST_WORD_ADDR);
  180. *save_addr = a;
  181. }
  182. ulong post_word_load(void)
  183. {
  184. volatile ulong *save_addr =
  185. (volatile ulong *)(CONFIG_SYS_POST_WORD_ADDR);
  186. return *save_addr;
  187. }
  188. #endif