ddr.c 1.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/fsl_ddr_dimm_params.h>
  12. static void get_spd(ddr2_spd_eeprom_t *spd, unsigned char i2c_address)
  13. {
  14. i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr2_spd_eeprom_t));
  15. }
  16. unsigned int fsl_ddr_get_mem_data_rate(void)
  17. {
  18. return get_ddr_freq(0);
  19. }
  20. void fsl_ddr_get_spd(ddr2_spd_eeprom_t *ctrl_dimms_spd,
  21. unsigned int ctrl_num)
  22. {
  23. unsigned int i;
  24. unsigned int i2c_address = 0;
  25. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  26. if (ctrl_num == 0 && i == 0) {
  27. i2c_address = SPD_EEPROM_ADDRESS1;
  28. }
  29. if (ctrl_num == 1 && i == 0) {
  30. i2c_address = SPD_EEPROM_ADDRESS2;
  31. }
  32. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  33. }
  34. }
  35. void fsl_ddr_board_options(memctl_options_t *popts,
  36. dimm_params_t *pdimm,
  37. unsigned int ctrl_num)
  38. {
  39. /*
  40. * Factors to consider for clock adjust:
  41. * - number of chips on bus
  42. * - position of slot
  43. * - DDR1 vs. DDR2?
  44. * - ???
  45. *
  46. * This needs to be determined on a board-by-board basis.
  47. * 0110 3/4 cycle late
  48. * 0111 7/8 cycle late
  49. */
  50. popts->clk_adjust = 7;
  51. /*
  52. * Factors to consider for CPO:
  53. * - frequency
  54. * - ddr1 vs. ddr2
  55. */
  56. popts->cpo_override = 10;
  57. /*
  58. * Factors to consider for write data delay:
  59. * - number of DIMMs
  60. *
  61. * 1 = 1/4 clock delay
  62. * 2 = 1/2 clock delay
  63. * 3 = 3/4 clock delay
  64. * 4 = 1 clock delay
  65. * 5 = 5/4 clock delay
  66. * 6 = 3/2 clock delay
  67. */
  68. popts->write_data_delay = 5;
  69. /*
  70. * Factors to consider for half-strength driver enable:
  71. * - number of DIMMs installed
  72. */
  73. popts->half_strength_driver_enable = 0;
  74. }