cpu_init.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Jeff Brown (jeffrey@freescale.com)
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * cpu_init.c - low level cpu init
  26. */
  27. #include <common.h>
  28. #include <mpc86xx.h>
  29. /*
  30. * Breathe some life into the CPU...
  31. *
  32. * Set up the memory map
  33. * initialize a bunch of registers
  34. */
  35. void cpu_init_f (void)
  36. {
  37. DECLARE_GLOBAL_DATA_PTR;
  38. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  39. volatile ccsr_lbc_t *memctl = &immap->im_lbc;
  40. //u8 val;
  41. /* Pointer is writable since we allocated a register for it */
  42. gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
  43. /* Clear initial global data */
  44. memset ((void *) gd, 0, sizeof (gd_t));
  45. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  46. * addresses - these have to be modified later when FLASH size
  47. * has been determined
  48. */
  49. #if defined(CFG_OR0_REMAP)
  50. memctl->or0 = CFG_OR0_REMAP;
  51. #endif
  52. #if defined(CFG_OR1_REMAP)
  53. memctl->or1 = CFG_OR1_REMAP;
  54. #endif
  55. /* now restrict to preliminary range */
  56. #if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
  57. memctl->br0 = CFG_BR0_PRELIM;
  58. memctl->or0 = CFG_OR0_PRELIM;
  59. #endif
  60. #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
  61. memctl->or1 = CFG_OR1_PRELIM;
  62. memctl->br1 = CFG_BR1_PRELIM;
  63. #endif
  64. //#if !defined(CONFIG_MPC86xx)
  65. #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
  66. memctl->or2 = CFG_OR2_PRELIM;
  67. memctl->br2 = CFG_BR2_PRELIM;
  68. #endif
  69. //#endif
  70. #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
  71. memctl->or3 = CFG_OR3_PRELIM;
  72. memctl->br3 = CFG_BR3_PRELIM;
  73. #endif
  74. #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
  75. memctl->or4 = CFG_OR4_PRELIM;
  76. memctl->br4 = CFG_BR4_PRELIM;
  77. #endif
  78. #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
  79. memctl->or5 = CFG_OR5_PRELIM;
  80. memctl->br5 = CFG_BR5_PRELIM;
  81. #endif
  82. #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
  83. memctl->or6 = CFG_OR6_PRELIM;
  84. memctl->br6 = CFG_BR6_PRELIM;
  85. #endif
  86. #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
  87. memctl->or7 = CFG_OR7_PRELIM;
  88. memctl->br7 = CFG_BR7_PRELIM;
  89. #endif
  90. /* enable the timebase bit in HID0 */
  91. set_hid0(get_hid0() | 0x4000000);
  92. /* enable SYNCBE | ABE bits in HID1 */
  93. set_hid1(get_hid1() | 0x00000C00);
  94. /* Since the bats have been set up at this point and
  95. * the local bus registers have been initialized, we
  96. * turn on the WDEN bit in PIXIS_VCTL
  97. */
  98. /* val = in8(PIXIS_BASE+PIXIS_VCTL); */
  99. /* Set the WDEN */
  100. /* val |= 0x08; */
  101. /* out8(PIXIS_BASE+PIXIS_VCTL,val); */
  102. }
  103. /*
  104. * initialize higher level parts of CPU like timers
  105. */
  106. int cpu_init_r (void)
  107. {
  108. return (0);
  109. }