BAB7xx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * (C) Copyright 2002 ELTEC Elektronik AG
  3. * Frank Gottschling <fgottschling@eltec.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef DEBUG
  29. #define GTREGREAD(x) 0xffffffff /* needed for debug */
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. /* these hardware addresses are pretty bogus, please change them to
  35. suit your needs */
  36. /* first ethernet */
  37. #define CONFIG_ETHADDR 00:00:5b:ee:de:ad
  38. #define CONFIG_IPADDR 192.168.0.105
  39. #define CONFIG_SERVERIP 192.168.0.100
  40. #define CONFIG_BAB7xx 1 /* this is an BAB740/BAB750 board */
  41. #define CONFIG_BAUDRATE 9600 /* console baudrate */
  42. #undef CONFIG_WATCHDOG
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #define CONFIG_ZERO_BOOTDELAY_CHECK
  45. #undef CONFIG_BOOTARGS
  46. #define CONFIG_BOOTCOMMAND \
  47. "bootp 1000000; " \
  48. "setenv bootargs root=ramfs console=ttyS00,9600 " \
  49. "ip=${ipaddr}:${serverip}:${rootpath}:${gatewayip}:" \
  50. "${netmask}:${hostname}:eth0:none; " \
  51. "bootm"
  52. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  53. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate changes */
  54. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  55. /*
  56. * Command line configuration.
  57. */
  58. #include <config_cmd_default.h>
  59. #define CONFIG_CMD_PCI
  60. #define CONFIG_CMD_JFFS2
  61. #define CONFIG_CMD_SCSI
  62. #define CONFIG_CMD_IDE
  63. #define CONFIG_CMD_DATE
  64. #define CONFIG_CMD_FDC
  65. #define CONFIG_CMD_ELF
  66. /*
  67. * Miscellaneous configurable options
  68. */
  69. #define CFG_LONGHELP /* undef to save memory */
  70. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  71. /*
  72. * choose between COM1 and COM2 as serial console
  73. */
  74. #define CONFIG_CONS_INDEX 1
  75. #if defined(CONFIG_CMD_KGDB)
  76. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  77. #else
  78. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  79. #endif
  80. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  81. #define CFG_MAXARGS 16 /* max number of command args */
  82. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  83. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  84. #define CFG_MEMTEST_END 0x04000000 /* 0 ... 64 MB in DRAM */
  85. #define CFG_LOAD_ADDR 0x1000000 /* default load address */
  86. #define CFG_HZ 1000 /* dec. freq: 1 ms ticks */
  87. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  88. /*
  89. * Low Level Configuration Settings
  90. * (address mappings, register initial values, etc.)
  91. * You should know what you are doing if you make changes here.
  92. */
  93. #define CFG_BOARD_ASM_INIT
  94. #define CONFIG_MISC_INIT_R
  95. /*
  96. * Choose the address mapping scheme for the MPC106 mem controller.
  97. * Default is mapping B (CHRP), set this define to choose mapping A (PReP).
  98. */
  99. #define CFG_ADDRESS_MAP_A
  100. #ifdef CFG_ADDRESS_MAP_A
  101. #define CFG_PCI_MEMORY_BUS 0x80000000
  102. #define CFG_PCI_MEMORY_PHYS 0x00000000
  103. #define CFG_PCI_MEMORY_SIZE 0x80000000
  104. #define CFG_PCI_MEM_BUS 0x00000000
  105. #define CFG_PCI_MEM_PHYS 0xc0000000
  106. #define CFG_PCI_MEM_SIZE 0x3f000000
  107. #define CFG_ISA_MEM_BUS 0
  108. #define CFG_ISA_MEM_PHYS 0
  109. #define CFG_ISA_MEM_SIZE 0
  110. #define CFG_PCI_IO_BUS 0x1000
  111. #define CFG_PCI_IO_PHYS 0x81000000
  112. #define CFG_PCI_IO_SIZE 0x01000000-CFG_PCI_IO_BUS
  113. #define CFG_ISA_IO_BUS 0x00000000
  114. #define CFG_ISA_IO_PHYS 0x80000000
  115. #define CFG_ISA_IO_SIZE 0x00800000
  116. #else
  117. #define CFG_PCI_MEMORY_BUS 0x00000000
  118. #define CFG_PCI_MEMORY_PHYS 0x00000000
  119. #define CFG_PCI_MEMORY_SIZE 0x40000000
  120. #define CFG_PCI_MEM_BUS 0x80000000
  121. #define CFG_PCI_MEM_PHYS 0x80000000
  122. #define CFG_PCI_MEM_SIZE 0x7d000000
  123. #define CFG_ISA_MEM_BUS 0x00000000
  124. #define CFG_ISA_MEM_PHYS 0xfd000000
  125. #define CFG_ISA_MEM_SIZE 0x01000000
  126. #define CFG_PCI_IO_BUS 0x00800000
  127. #define CFG_PCI_IO_PHYS 0xfe800000
  128. #define CFG_PCI_IO_SIZE 0x00400000
  129. #define CFG_ISA_IO_BUS 0x00000000
  130. #define CFG_ISA_IO_PHYS 0xfe000000
  131. #define CFG_ISA_IO_SIZE 0x00800000
  132. #endif /*CFG_ADDRESS_MAP_A */
  133. #define CFG_60X_PCI_MEM_OFFSET 0x00000000
  134. /* driver defines FDC,IDE,... */
  135. #define CFG_ISA_IO_BASE_ADDRESS CFG_ISA_IO_PHYS
  136. #define CFG_ISA_IO CFG_ISA_IO_PHYS
  137. #define CFG_60X_PCI_IO_OFFSET CFG_ISA_IO_PHYS
  138. /*
  139. * Start addresses for the final memory configuration
  140. * (Set up by the startup code)
  141. * Please note that CFG_SDRAM_BASE _must_ start at 0
  142. */
  143. #define CFG_SDRAM_BASE 0x00000000
  144. #define CFG_FLASH_BASE 0xfff00000
  145. /*
  146. * Definitions for initial stack pointer and data area
  147. */
  148. #define CFG_INIT_RAM_ADDR 0x00fd0000 /* above the memtest region */
  149. #define CFG_INIT_RAM_END 0x4000
  150. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for init data */
  151. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  152. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  153. /*
  154. * Flash mapping/organization on the MPC10x.
  155. */
  156. #define FLASH_BASE0_PRELIM 0xff800000
  157. #define FLASH_BASE1_PRELIM 0xffc00000
  158. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  159. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  160. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  161. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  162. /*
  163. * JFFS2 partitions
  164. *
  165. */
  166. /* No command line, one static partition */
  167. #undef CONFIG_JFFS2_CMDLINE
  168. #define CONFIG_JFFS2_DEV "nor"
  169. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  170. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  171. /* mtdparts command line support
  172. *
  173. * Note: fake mtd_id used, no linux mtd map file
  174. */
  175. /*
  176. #define CONFIG_JFFS2_CMDLINE
  177. #define MTDIDS_DEFAULT "nor0=bab7xx-0"
  178. #define MTDPARTS_DEFAULT "mtdparts=bab7xx-0:-(jffs2)"
  179. */
  180. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  181. #define CFG_MONITOR_LEN 0x40000 /* Reserve 256 kB for Monitor */
  182. #define CFG_MALLOC_LEN 0x20000 /* Reserve 128 kB for malloc() */
  183. #undef CFG_MEMTEST
  184. /*
  185. * Environment settings
  186. */
  187. #define CONFIG_ENV_OVERWRITE
  188. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  189. #define CFG_NVRAM_SIZE 0x1ff0 /* NVRAM size (8kB), we must protect the clock data (16 bytes) */
  190. #define CFG_ENV_SIZE 0x400 /* Size of Environment vars (1kB) */
  191. /*
  192. * We store the environment and an image of revision eeprom in the upper part of the NVRAM. Thus,
  193. * user applications can use the remaining space for other purposes.
  194. */
  195. #define CFG_ENV_ADDR (CFG_NVRAM_SIZE +0x10 -0x800)
  196. #define CFG_NV_SROM_COPY_ADDR (CFG_NVRAM_SIZE +0x10 -0x400)
  197. #define CFG_NVRAM_ACCESS_ROUTINE /* This board needs a special routine to access the NVRAM */
  198. #define CFG_SROM_SIZE 0x100 /* shadow of revision info is in nvram */
  199. /*
  200. * Serial devices
  201. */
  202. #define CFG_NS16550
  203. #define CFG_NS16550_SERIAL
  204. #define CFG_NS16550_REG_SIZE 1
  205. #define CFG_NS16550_CLK 1843200
  206. #define CFG_NS16550_COM1 (CFG_ISA_IO + CFG_NS87308_UART1_BASE)
  207. #define CFG_NS16550_COM2 (CFG_ISA_IO + CFG_NS87308_UART2_BASE)
  208. /*
  209. * PCI stuff
  210. */
  211. #define CONFIG_PCI /* include pci support */
  212. #define CONFIG_PCI_PNP /* pci plug-and-play */
  213. #define CONFIG_PCI_HOST PCI_HOST_AUTO
  214. #undef CONFIG_PCI_SCAN_SHOW
  215. /*
  216. * Video console (graphic: SMI LynxEM, keyboard: i8042)
  217. */
  218. #define CONFIG_VIDEO
  219. #define CONFIG_CFB_CONSOLE
  220. #define CONFIG_VIDEO_SMI_LYNXEM
  221. #define CONFIG_I8042_KBD
  222. #define CONFIG_VIDEO_LOGO
  223. #define CONFIG_CONSOLE_TIME
  224. #define CONFIG_CONSOLE_EXTRA_INFO
  225. #define CONFIG_CONSOLE_CURSOR
  226. #define CFG_CONSOLE_BLINK_COUNT 30000 /* approx. 2 HZ */
  227. /*
  228. * IDE/SCSI globals
  229. */
  230. #ifndef __ASSEMBLY__
  231. extern unsigned int eltec_board;
  232. extern unsigned int ata_reset_time;
  233. extern unsigned int scsi_reset_time;
  234. extern unsigned short scsi_dev_id;
  235. extern unsigned int scsi_max_scsi_id;
  236. extern unsigned char scsi_sym53c8xx_ccf;
  237. #endif
  238. /*
  239. * ATAPI Support (experimental)
  240. */
  241. #define CONFIG_ATAPI
  242. #define CFG_IDE_MAXBUS 1 /* max. 2 IDE busses */
  243. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  244. #define CFG_ATA_BASE_ADDR CFG_60X_PCI_IO_OFFSET /* base address */
  245. #define CFG_ATA_IDE0_OFFSET 0x1F0 /* default ide0 offste */
  246. #define CFG_ATA_IDE1_OFFSET 0x170 /* default ide1 offset */
  247. #define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
  248. #define CFG_ATA_REG_OFFSET 0 /* reg offset */
  249. #define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
  250. #define ATA_RESET_TIME (ata_reset_time)
  251. #undef CONFIG_IDE_PCMCIA /* no pcmcia interface required */
  252. #undef CONFIG_IDE_LED /* no led for ide supported */
  253. /*
  254. * SCSI support (experimental) only SYM53C8xx supported
  255. */
  256. #define CONFIG_SCSI_SYM53C8XX
  257. #define CONFIG_SCSI_DEV_ID (scsi_dev_id) /* 875 or 860 */
  258. #define CFG_SCSI_SYM53C8XX_CCF (scsi_sym53c8xx_ccf) /* value for none 40 mhz clocks */
  259. #define CFG_SCSI_MAX_LUN 8 /* number of supported LUNs */
  260. #define CFG_SCSI_MAX_SCSI_ID (scsi_max_scsi_id) /* max SCSI ID (0-6) */
  261. #define CFG_SCSI_MAX_DEVICE (15 * CFG_SCSI_MAX_LUN) /* max. Target devices */
  262. #define CFG_SCSI_SPIN_UP_TIME (scsi_reset_time)
  263. /*
  264. * Partion suppport
  265. */
  266. #define CONFIG_DOS_PARTITION
  267. #define CONFIG_MAC_PARTITION
  268. #define CONFIG_ISO_PARTITION
  269. /*
  270. * Winbond Configuration
  271. */
  272. #define CFG_WINBOND_83C553 1 /* has a winbond bridge */
  273. #define CFG_USE_WINBOND_IDE 0 /* use winbond 83c553 internal ide */
  274. #define CFG_WINBOND_ISA_CFG_ADDR 0x80005800 /* pci-isa bridge config addr */
  275. #define CFG_WINBOND_IDE_CFG_ADDR 0x80005900 /* ide config addr */
  276. /*
  277. * NS87308 Configuration
  278. */
  279. #define CFG_NS87308 /* Nat Semi super-io cntr on ISA bus */
  280. #define CFG_NS87308_BADDR_10 1
  281. #define CFG_NS87308_DEVS (CFG_NS87308_UART1 | \
  282. CFG_NS87308_UART2 | \
  283. CFG_NS87308_KBC1 | \
  284. CFG_NS87308_MOUSE | \
  285. CFG_NS87308_FDC | \
  286. CFG_NS87308_RARP | \
  287. CFG_NS87308_GPIO | \
  288. CFG_NS87308_POWRMAN | \
  289. CFG_NS87308_RTC_APC )
  290. #define CFG_NS87308_PS2MOD
  291. #define CFG_NS87308_GPIO_BASE 0x0220
  292. #define CFG_NS87308_PWMAN_BASE 0x0460
  293. #define CFG_NS87308_PMC2 0x00 /* SuperI/O clock source is 24MHz via X1 */
  294. /*
  295. * set up the NVRAM access registers
  296. * NVRAM's controlled by the configurable CS line from the 87308
  297. */
  298. #define CFG_NS87308_CS0_BASE 0x0076
  299. #define CFG_NS87308_CS0_CONF 0x40
  300. #define CFG_NS87308_CS1_BASE 0x0070
  301. #define CFG_NS87308_CS1_CONF 0x1C
  302. #define CFG_NS87308_CS2_BASE 0x0071
  303. #define CFG_NS87308_CS2_CONF 0x1C
  304. #define CONFIG_RTC_MK48T59
  305. /*
  306. * Initial BATs
  307. */
  308. #if 1
  309. #define CFG_IBAT0L 0
  310. #define CFG_IBAT0U 0
  311. #define CFG_DBAT0L CFG_IBAT1L
  312. #define CFG_DBAT0U CFG_IBAT1U
  313. #define CFG_IBAT1L 0
  314. #define CFG_IBAT1U 0
  315. #define CFG_DBAT1L CFG_IBAT1L
  316. #define CFG_DBAT1U CFG_IBAT1U
  317. #define CFG_IBAT2L 0
  318. #define CFG_IBAT2U 0
  319. #define CFG_DBAT2L CFG_IBAT2L
  320. #define CFG_DBAT2U CFG_IBAT2U
  321. #define CFG_IBAT3L 0
  322. #define CFG_IBAT3U 0
  323. #define CFG_DBAT3L CFG_IBAT3L
  324. #define CFG_DBAT3U CFG_IBAT3U
  325. #else
  326. /* SDRAM */
  327. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_RW)
  328. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  329. #define CFG_DBAT0L CFG_IBAT1L
  330. #define CFG_DBAT0U CFG_IBAT1U
  331. /* address range for flashes */
  332. #define CFG_IBAT1L (CFG_FLASH_BASE | BATL_RW | BATL_CACHEINHIBIT)
  333. #define CFG_IBAT1U (CFG_FLASH_BASE | BATU_BL_16M | BATU_VS | BATU_VP)
  334. #define CFG_DBAT1L CFG_IBAT1L
  335. #define CFG_DBAT1U CFG_IBAT1U
  336. /* ISA IO space */
  337. #define CFG_IBAT2L (CFG_ISA_IO | BATL_RW | BATL_CACHEINHIBIT)
  338. #define CFG_IBAT2U (CFG_ISA_IO | BATU_BL_16M | BATU_VS | BATU_VP)
  339. #define CFG_DBAT2L CFG_IBAT2L
  340. #define CFG_DBAT2U CFG_IBAT2U
  341. /* ISA memory space */
  342. #define CFG_IBAT3L (CFG_ISA_MEM | BATL_RW | BATL_CACHEINHIBIT)
  343. #define CFG_IBAT3U (CFG_ISA_MEM | BATU_BL_16M | BATU_VS | BATU_VP)
  344. #define CFG_DBAT3L CFG_IBAT3L
  345. #define CFG_DBAT3U CFG_IBAT3U
  346. #endif
  347. /*
  348. * Speed settings are board specific
  349. */
  350. #ifndef __ASSEMBLY__
  351. extern unsigned long bab7xx_get_bus_freq (void);
  352. extern unsigned long bab7xx_get_gclk_freq (void);
  353. #endif
  354. #define CFG_BUS_HZ bab7xx_get_bus_freq()
  355. #define CFG_BUS_CLK CFG_BUS_HZ
  356. #define CFG_CPU_CLK bab7xx_get_gclk_freq()
  357. /*
  358. * For booting Linux, the board info and command line data
  359. * have to be in the first 8 MB of memory, since this is
  360. * the maximum mapped by the Linux kernel during initialization.
  361. */
  362. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  363. /*
  364. * Cache Configuration
  365. */
  366. #define CFG_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  367. #if defined(CONFIG_CMD_KGDB)
  368. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  369. #endif
  370. /*
  371. * L2 Cache Configuration is board specific for BAB740/BAB750
  372. * Init values read from revision srom.
  373. */
  374. #undef CFG_L2
  375. #define L2_INIT (L2CR_L2SIZ_HM | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
  376. L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
  377. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  378. #define CFG_L2_BAB7xx
  379. /*
  380. * Internal Definitions
  381. *
  382. * Boot Flags
  383. */
  384. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  385. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  386. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  387. #define CONFIG_TULIP
  388. #define CONFIG_TULIP_SELECT_MEDIA
  389. #endif /* __CONFIG_H */