hwinit-common.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. *
  3. * Common functions for OMAP4/5 based boards
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Aneesh V <aneesh@ti.com>
  10. * Steve Sakoman <steve@sakoman.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <spl.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/sizes.h>
  34. #include <asm/emif.h>
  35. #include <asm/omap_common.h>
  36. #include <linux/compiler.h>
  37. #include <asm/cache.h>
  38. #include <asm/system.h>
  39. #define ARMV7_DCACHE_WRITEBACK 0xe
  40. #define ARMV7_DOMAIN_CLIENT 1
  41. #define ARMV7_DOMAIN_MASK (0x3 << 0)
  42. DECLARE_GLOBAL_DATA_PTR;
  43. void do_set_mux(u32 base, struct pad_conf_entry const *array, int size)
  44. {
  45. int i;
  46. struct pad_conf_entry *pad = (struct pad_conf_entry *) array;
  47. for (i = 0; i < size; i++, pad++)
  48. writew(pad->val, base + pad->offset);
  49. }
  50. static void set_mux_conf_regs(void)
  51. {
  52. switch (omap_hw_init_context()) {
  53. case OMAP_INIT_CONTEXT_SPL:
  54. set_muxconf_regs_essential();
  55. break;
  56. case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL:
  57. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  58. set_muxconf_regs_non_essential();
  59. #endif
  60. break;
  61. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  62. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  63. set_muxconf_regs_essential();
  64. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  65. set_muxconf_regs_non_essential();
  66. #endif
  67. break;
  68. }
  69. }
  70. u32 cortex_rev(void)
  71. {
  72. unsigned int rev;
  73. /* Read Main ID Register (MIDR) */
  74. asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev));
  75. return rev;
  76. }
  77. void omap_rev_string(void)
  78. {
  79. u32 omap_rev = omap_revision();
  80. u32 soc_variant = (omap_rev & 0xF0000000) >> 28;
  81. u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16;
  82. u32 major_rev = (omap_rev & 0x00000F00) >> 8;
  83. u32 minor_rev = (omap_rev & 0x000000F0) >> 4;
  84. if (soc_variant)
  85. printf("OMAP");
  86. else
  87. printf("DRA");
  88. printf("%x ES%x.%x\n", omap_variant, major_rev,
  89. minor_rev);
  90. }
  91. #ifdef CONFIG_SPL_BUILD
  92. static void init_boot_params(void)
  93. {
  94. boot_params_ptr = (u32 *) &boot_params;
  95. }
  96. void spl_display_print(void)
  97. {
  98. omap_rev_string();
  99. }
  100. #endif
  101. void __weak srcomp_enable(void)
  102. {
  103. }
  104. /*
  105. * Routine: s_init
  106. * Description: Does early system init of watchdog, muxing, andclocks
  107. * Watchdog disable is done always. For the rest what gets done
  108. * depends on the boot mode in which this function is executed
  109. * 1. s_init of SPL running from SRAM
  110. * 2. s_init of U-Boot running from FLASH
  111. * 3. s_init of U-Boot loaded to SDRAM by SPL
  112. * 4. s_init of U-Boot loaded to SDRAM by ROM code using the
  113. * Configuration Header feature
  114. * Please have a look at the respective functions to see what gets
  115. * done in each of these cases
  116. * This function is called with SRAM stack.
  117. */
  118. void s_init(void)
  119. {
  120. init_omap_revision();
  121. hw_data_init();
  122. #ifdef CONFIG_SPL_BUILD
  123. if (warm_reset() && (omap_revision() <= OMAP5430_ES1_0))
  124. force_emif_self_refresh();
  125. #endif
  126. watchdog_init();
  127. set_mux_conf_regs();
  128. #ifdef CONFIG_SPL_BUILD
  129. srcomp_enable();
  130. setup_clocks_for_console();
  131. gd = &gdata;
  132. preloader_console_init();
  133. do_io_settings();
  134. #endif
  135. prcm_init();
  136. #ifdef CONFIG_SPL_BUILD
  137. timer_init();
  138. /* For regular u-boot sdram_init() is called from dram_init() */
  139. sdram_init();
  140. init_boot_params();
  141. #endif
  142. }
  143. /*
  144. * Routine: wait_for_command_complete
  145. * Description: Wait for posting to finish on watchdog
  146. */
  147. void wait_for_command_complete(struct watchdog *wd_base)
  148. {
  149. int pending = 1;
  150. do {
  151. pending = readl(&wd_base->wwps);
  152. } while (pending);
  153. }
  154. /*
  155. * Routine: watchdog_init
  156. * Description: Shut down watch dogs
  157. */
  158. void watchdog_init(void)
  159. {
  160. struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE;
  161. writel(WD_UNLOCK1, &wd2_base->wspr);
  162. wait_for_command_complete(wd2_base);
  163. writel(WD_UNLOCK2, &wd2_base->wspr);
  164. }
  165. /*
  166. * This function finds the SDRAM size available in the system
  167. * based on DMM section configurations
  168. * This is needed because the size of memory installed may be
  169. * different on different versions of the board
  170. */
  171. u32 omap_sdram_size(void)
  172. {
  173. u32 section, i, valid;
  174. u64 sdram_start = 0, sdram_end = 0, addr,
  175. size, total_size = 0, trap_size = 0;
  176. for (i = 0; i < 4; i++) {
  177. section = __raw_readl(DMM_BASE + i*4);
  178. valid = (section & EMIF_SDRC_ADDRSPC_MASK) >>
  179. (EMIF_SDRC_ADDRSPC_SHIFT);
  180. addr = section & EMIF_SYS_ADDR_MASK;
  181. /* See if the address is valid */
  182. if ((addr >= DRAM_ADDR_SPACE_START) &&
  183. (addr < DRAM_ADDR_SPACE_END)) {
  184. size = ((section & EMIF_SYS_SIZE_MASK) >>
  185. EMIF_SYS_SIZE_SHIFT);
  186. size = 1 << size;
  187. size *= SZ_16M;
  188. if (valid != DMM_SDRC_ADDR_SPC_INVALID) {
  189. if (!sdram_start || (addr < sdram_start))
  190. sdram_start = addr;
  191. if (!sdram_end || ((addr + size) > sdram_end))
  192. sdram_end = addr + size;
  193. } else {
  194. trap_size = size;
  195. }
  196. }
  197. }
  198. total_size = (sdram_end - sdram_start) - (trap_size);
  199. return total_size;
  200. }
  201. /*
  202. * Routine: dram_init
  203. * Description: sets uboots idea of sdram size
  204. */
  205. int dram_init(void)
  206. {
  207. sdram_init();
  208. gd->ram_size = omap_sdram_size();
  209. return 0;
  210. }
  211. /*
  212. * Print board information
  213. */
  214. int checkboard(void)
  215. {
  216. puts(sysinfo.board_string);
  217. return 0;
  218. }
  219. /*
  220. * get_device_type(): tell if GP/HS/EMU/TST
  221. */
  222. u32 get_device_type(void)
  223. {
  224. return (readl((*ctrl)->control_status) &
  225. (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT;
  226. }
  227. /*
  228. * Print CPU information
  229. */
  230. int print_cpuinfo(void)
  231. {
  232. puts("CPU : ");
  233. omap_rev_string();
  234. return 0;
  235. }
  236. #ifndef CONFIG_SYS_DCACHE_OFF
  237. void enable_caches(void)
  238. {
  239. /* Enable D-cache. I-cache is already enabled in start.S */
  240. dcache_enable();
  241. }
  242. void dram_bank_mmu_setup(int bank)
  243. {
  244. bd_t *bd = gd->bd;
  245. int i;
  246. u32 start = bd->bi_dram[bank].start >> 20;
  247. u32 size = bd->bi_dram[bank].size >> 20;
  248. u32 end = start + size;
  249. debug("%s: bank: %d\n", __func__, bank);
  250. for (i = start; i < end; i++)
  251. set_section_dcache(i, ARMV7_DCACHE_WRITEBACK);
  252. }
  253. void arm_init_domains(void)
  254. {
  255. u32 reg;
  256. reg = get_dacr();
  257. /*
  258. * Set DOMAIN to client access so that all permissions
  259. * set in pagetables are validated by the mmu.
  260. */
  261. reg &= ~ARMV7_DOMAIN_MASK;
  262. reg |= ARMV7_DOMAIN_CLIENT;
  263. set_dacr(reg);
  264. }
  265. #endif