DP405.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_DP405 1 /* ...on a DP405 board */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  36. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  37. #define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
  38. #define CONFIG_BAUDRATE 9600
  39. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  40. #undef CONFIG_BOOTARGS
  41. #undef CONFIG_BOOTCOMMAND
  42. #define CONFIG_PREBOOT /* enable preboot variable */
  43. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  44. /*
  45. * Command line configuration.
  46. */
  47. #include <config_cmd_default.h>
  48. #define CONFIG_CMD_BSP
  49. #define CONFIG_CMD_ELF
  50. #define CONFIG_CMD_I2C
  51. #define CONFIG_CMD_EEPROM
  52. #undef CONFIG_CMD_NET
  53. #undef CONFIG_WATCHDOG /* watchdog disabled */
  54. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  55. #define CONFIG_PRAM 2 /* reserve 2 kB "protected RAM" */
  56. /*
  57. * Miscellaneous configurable options
  58. */
  59. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  60. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  61. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  62. #ifdef CONFIG_SYS_HUSH_PARSER
  63. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  64. #endif
  65. #if defined(CONFIG_CMD_KGDB)
  66. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  67. #else
  68. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  69. #endif
  70. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  71. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  72. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  73. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  74. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  75. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  76. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  77. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  78. #define CONFIG_SYS_BASE_BAUD 691200
  79. #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
  80. /* The following table includes the supported baudrates */
  81. #define CONFIG_SYS_BAUDRATE_TABLE \
  82. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  83. 57600, 115200, 230400, 460800, 921600 }
  84. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  85. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  86. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  87. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  88. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  89. /*
  90. * For booting Linux, the board info and command line data
  91. * have to be in the first 8 MB of memory, since this is
  92. * the maximum mapped by the Linux kernel during initialization.
  93. */
  94. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  95. /*-----------------------------------------------------------------------
  96. * FLASH organization
  97. */
  98. #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
  99. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  100. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  101. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  102. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  103. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  104. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  105. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  106. /*
  107. * The following defines are added for buggy IOP480 byte interface.
  108. * All other boards should use the standard values (CPCI405 etc.)
  109. */
  110. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  111. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  112. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  113. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  114. /*-----------------------------------------------------------------------
  115. * Start addresses for the final memory configuration
  116. * (Set up by the startup code)
  117. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  118. */
  119. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  120. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
  121. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  122. #define CONFIG_SYS_MONITOR_LEN (~(TEXT_BASE) + 1)
  123. #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
  124. #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
  125. # define CONFIG_SYS_RAMBOOT 1
  126. #else
  127. # undef CONFIG_SYS_RAMBOOT
  128. #endif
  129. /*-----------------------------------------------------------------------
  130. * Environment Variable setup
  131. */
  132. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  133. #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
  134. #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
  135. /* total size of a CAT24WC16 is 2048 bytes */
  136. /*-----------------------------------------------------------------------
  137. * I2C EEPROM (CAT24WC16) for environment
  138. */
  139. #define CONFIG_HARD_I2C /* I2c with hardware support */
  140. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  141. #define CONFIG_SYS_I2C_SLAVE 0x7F
  142. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  143. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  144. /* mask of address bits that overflow into the "EEPROM chip address" */
  145. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  146. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  147. /* 16 byte page write mode using*/
  148. /* last 4 bits of the address */
  149. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  150. /*-----------------------------------------------------------------------
  151. * External Bus Controller (EBC) Setup
  152. */
  153. #define CAN_BA 0xF0000000 /* CAN Base Address */
  154. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  155. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  156. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  157. /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
  158. #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  159. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  160. /*-----------------------------------------------------------------------
  161. * FPGA stuff
  162. */
  163. /* FPGA program pin configuration */
  164. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
  165. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
  166. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
  167. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
  168. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
  169. /*-----------------------------------------------------------------------
  170. * Definitions for initial stack pointer and data area (in data cache)
  171. */
  172. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  173. #define CONFIG_SYS_TEMP_STACK_OCM 1
  174. /* On Chip Memory location */
  175. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  176. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  177. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  178. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  179. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  180. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  181. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  182. /*-----------------------------------------------------------------------
  183. * Definitions for GPIO setup (PPC405EP specific)
  184. *
  185. * GPIO0[0] - External Bus Controller BLAST output
  186. * GPIO0[1-9] - Instruction trace outputs -> GPIO
  187. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  188. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
  189. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  190. * GPIO0[24-27] - UART0 control signal inputs/outputs
  191. * GPIO0[28-29] - UART1 data signal input/output
  192. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  193. */
  194. /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
  195. /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
  196. /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
  197. /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
  198. #define CONFIG_SYS_GPIO0_OSRH 0x40000540 /* 0 ... 15 */
  199. #define CONFIG_SYS_GPIO0_OSRL 0x00000110 /* 16 ... 31 */
  200. #define CONFIG_SYS_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */
  201. #define CONFIG_SYS_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */
  202. #define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 0 ... 15 */
  203. #define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 16 ... 31 */
  204. #define CONFIG_SYS_GPIO0_TCR 0xB7FE0014 /* 0 ... 31 */
  205. /*
  206. * Internal Definitions
  207. *
  208. * Boot Flags
  209. */
  210. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  211. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  212. /*
  213. * Default speed selection (cpu_plb_opb_ebc) in mhz.
  214. * This value will be set if iic boot eprom is disabled.
  215. */
  216. #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
  217. #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
  218. #endif /* __CONFIG_H */