dp405.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. int board_early_init_f (void)
  30. {
  31. /*
  32. * IRQ 0-15 405GP internally generated; active high; level sensitive
  33. * IRQ 16 405GP internally generated; active low; level sensitive
  34. * IRQ 17-24 RESERVED
  35. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  36. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  37. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  38. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  39. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  40. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  41. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  42. */
  43. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  44. mtdcr(uicer, 0x00000000); /* disable all ints */
  45. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  46. mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
  47. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  48. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  49. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  50. /*
  51. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  52. */
  53. mtebc (epcr, 0xa8400000); /* ebc always driven */
  54. /*
  55. * Reset CPLD via GPIO13 (CS4) pin
  56. */
  57. out_be32((void *)GPIO0_OR,
  58. in_be32((void *)GPIO0_OR) & ~(0x80000000 >> 13));
  59. udelay(1000); /* wait 1ms */
  60. out_be32((void *)GPIO0_OR,
  61. in_be32((void *)GPIO0_OR) | (0x80000000 >> 13));
  62. udelay(1000); /* wait 1ms */
  63. return 0;
  64. }
  65. int misc_init_r (void)
  66. {
  67. /* adjust flash start and offset */
  68. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  69. gd->bd->bi_flashoffset = 0;
  70. return (0);
  71. }
  72. /*
  73. * Check Board Identity:
  74. */
  75. int checkboard (void)
  76. {
  77. char str[64];
  78. int i = getenv_r ("serial#", str, sizeof(str));
  79. unsigned char trans[16] = {0x0,0x8,0x4,0xc,0x2,0xa,0x6,0xe,
  80. 0x1,0x9,0x5,0xd,0x3,0xb,0x7,0xf};
  81. unsigned char id1, id2;
  82. puts ("Board: ");
  83. if (i == -1) {
  84. puts ("### No HW ID - assuming DP405");
  85. } else {
  86. puts(str);
  87. }
  88. id1 = trans[(~(in_be32((void *)GPIO0_IR) >> 5)) & 0x0000000f];
  89. id2 = trans[(~(in_be32((void *)GPIO0_IR) >> 9)) & 0x0000000f];
  90. printf(" (ID=0x%1X%1X, PLD=0x%02X)\n",
  91. id2, id1, in_8((void *)0xf0001000));
  92. return 0;
  93. }