shannon.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Alex Zuepke <azu@sysgo.de>
  5. *
  6. * Configuation settings for the Shannon/TuxScreen/IS2630 WebPhone Board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Since we use the Inferno-Loader to bring us to live,
  30. * we skip the lowlevel init stuff.
  31. * But U-Boot still relocates itself into RAM
  32. */
  33. #define CONFIG_INFERNO /* we are using the inferno bootldr */
  34. #define CONFIG_SKIP_LOWLEVEL_INIT 1
  35. #undef CONFIG_SKIP_RELOCATE_UBOOT
  36. /*
  37. * High Level Configuration Options
  38. * (easy to change)
  39. */
  40. #define CONFIG_SA1100 1 /* This is an SA1100 CPU */
  41. #define CONFIG_SHANNON 1 /* on an SHANNON/TuxScreen Board */
  42. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  43. /*
  44. * Size of malloc() pool
  45. */
  46. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  47. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  48. /*
  49. * Hardware drivers
  50. */
  51. #define CONFIG_DRIVER_3C589 1
  52. /*
  53. * select serial console configuration
  54. */
  55. #define CONFIG_SERIAL3 1 /* we use SERIAL 3 */
  56. /* allow to overwrite serial and ethaddr */
  57. #define CONFIG_ENV_OVERWRITE
  58. #define CONFIG_BAUDRATE 115200
  59. #if 0 /* XXX - cannot test IDE anyway, so disabled for now - wd */
  60. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  61. CFG_CMD_PCMCIA | \
  62. CFG_CMD_IDE)
  63. #endif /* 0 */
  64. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  65. #include <cmd_confdefs.h>
  66. #define CONFIG_BOOTDELAY 3
  67. #define CONFIG_BOOTARGS "root=ramfs devfs=mount console=ttySA0,115200"
  68. #define CONFIG_NETMASK 255.255.0.0
  69. #define CONFIG_BOOTCOMMAND "help"
  70. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  71. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  72. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  73. #endif
  74. /*
  75. * Miscellaneous configurable options
  76. */
  77. #define CFG_LONGHELP /* undef to save memory */
  78. #define CFG_PROMPT "TuxScreen # " /* Monitor Command Prompt */
  79. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  80. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  81. #define CFG_MAXARGS 16 /* max number of command args */
  82. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  83. #define CFG_MEMTEST_START 0xc0400000 /* memtest works on */
  84. #define CFG_MEMTEST_END 0xc0800000 /* 4 ... 8 MB in DRAM */
  85. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  86. #define CFG_LOAD_ADDR 0xd0000000 /* default load address */
  87. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  88. #define CFG_CPUSPEED 0x09 /* 190 MHz for Shannon */
  89. /* valid baudrates */
  90. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  91. #define CONFIG_DOS_PARTITION 1 /* DOS partitiion support */
  92. /*-----------------------------------------------------------------------
  93. * Stack sizes
  94. *
  95. * The stack sizes are set up in start.S using the settings below
  96. */
  97. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  98. #ifdef CONFIG_USE_IRQ
  99. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  100. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  101. #endif
  102. /*-----------------------------------------------------------------------
  103. * Physical Memory Map
  104. */
  105. /* BE CAREFUL */
  106. #define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of EDORAM */
  107. #define PHYS_SDRAM_1 0xc0000000 /* RAM Bank #1 */
  108. #define PHYS_SDRAM_1_SIZE 0x00400000 /* 4 MB */
  109. #define PHYS_SDRAM_2 0xc8000000 /* RAM Bank #2 */
  110. #define PHYS_SDRAM_2_SIZE 0x00400000 /* 4 MB */
  111. #define PHYS_SDRAM_3 0xd0000000 /* RAM Bank #3 */
  112. #define PHYS_SDRAM_3_SIZE 0x00400000 /* 4 MB */
  113. #define PHYS_SDRAM_4 0xd8000000 /* RAM Bank #4 */
  114. #define PHYS_SDRAM_4_SIZE 0x00400000 /* 4 MB */
  115. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  116. #define PHYS_FLASH_SIZE 0x00400000 /* 4 MB */
  117. #define CFG_FLASH_BASE PHYS_FLASH_1
  118. /*-----------------------------------------------------------------------
  119. * FLASH and environment organization
  120. */
  121. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  122. #define CFG_MAX_FLASH_SECT (31+4) /* max number of sectors on one chip */
  123. /* timeout values are in ticks */
  124. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  125. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  126. #define CFG_ENV_IS_IN_FLASH 1
  127. #ifdef CONFIG_INFERNO
  128. /* we take the last sector, 128 KB in size, but we only use 4 KB of it for stack reasons */
  129. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x003E0000) /* Addr of Environment Sector */
  130. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  131. #else
  132. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
  133. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  134. #endif
  135. /*-----------------------------------------------------------------------
  136. * PCMCIA stuff
  137. *-----------------------------------------------------------------------
  138. *
  139. */
  140. /* we pick the upper one */
  141. #define CONFIG_PCMCIA_SLOT_A
  142. #define CFG_PCMCIA_IO_ADDR (0x20000000)
  143. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  144. #define CFG_PCMCIA_DMA_ADDR (0x24000000)
  145. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  146. #define CFG_PCMCIA_ATTRB_ADDR (0x2C000000)
  147. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  148. #define CFG_PCMCIA_MEM_ADDR (0x28000000)
  149. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  150. /* in fact, MEM and ATTRB are swapped - has to be corrected soon in cmd_pcmcia or so */
  151. /*-----------------------------------------------------------------------
  152. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  153. *-----------------------------------------------------------------------
  154. */
  155. #define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
  156. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  157. #undef CONFIG_IDE_LED /* LED for ide not supported */
  158. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  159. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  160. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  161. #define CFG_ATA_IDE0_OFFSET 0x0000
  162. /* it's simple, all regs are in I/O space */
  163. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_ATTRB_ADDR
  164. /* Offset for data I/O */
  165. #define CFG_ATA_DATA_OFFSET 0
  166. /* Offset for normal register accesses */
  167. #define CFG_ATA_REG_OFFSET 0
  168. /* Offset for alternate registers */
  169. #define CFG_ATA_ALT_OFFSET 0
  170. /*-----------------------------------------------------------------------
  171. */
  172. #endif /* __CONFIG_H */