logodl.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * (C) Copyright 2003
  3. * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
  4. *
  5. * Configuration for the Logotronic DL board.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * include/configs/logodl.h - configuration options, board specific
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  35. #define CONFIG_GEALOG 1 /* on a Logotronic GEALOG SG board */
  36. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  37. /* for timer/console/ethernet */
  38. /*
  39. * Hardware drivers
  40. */
  41. /*
  42. * select serial console configuration
  43. */
  44. #define CONFIG_FFUART 1 /* we use FFUART */
  45. /* allow to overwrite serial and ethaddr */
  46. #define CONFIG_ENV_OVERWRITE
  47. #define CONFIG_BAUDRATE 19200
  48. #undef CONFIG_MISC_INIT_R /* FIXME: misc_init_r() missing */
  49. #define CONFIG_COMMANDS (CFG_CMD_FLASH|CFG_CMD_MEMORY|CFG_CMD_ENV|CFG_CMD_RUN|CFG_CMD_ASKENV|CFG_CMD_ECHO)
  50. /* CONFIG_CMD_DFL|CFG_CMD_I2C|CFG_CMD_EEPROM|CFG_CMD_NET|CFG_CMD_JFFS2|CFG_CMD_DHCP) */
  51. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  52. #include <cmd_confdefs.h>
  53. #define CONFIG_BOOTDELAY 3
  54. /* #define CONFIG_BOOTARGS "root=/dev/nfs ip=bootp console=ttyS0,19200" */
  55. #define CONFIG_BOOTARGS "console=ttyS0,19200"
  56. #define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
  57. #define CONFIG_NETMASK 255.255.255.0
  58. #define CONFIG_IPADDR 192.168.1.56
  59. #define CONFIG_SERVERIP 192.168.1.2
  60. #define CONFIG_BOOTCOMMAND "bootm 0x40000"
  61. #define CONFIG_SHOW_BOOT_PROGRESS
  62. #define CONFIG_CMDLINE_TAG 1
  63. /*
  64. * Miscellaneous configurable options
  65. */
  66. /*
  67. * Size of malloc() pool; this lives below the uppermost 128 KiB which are
  68. * used for the RAM copy of the uboot code
  69. *
  70. */
  71. #define CFG_MALLOC_LEN (256*1024)
  72. #define CFG_LONGHELP /* undef to save memory */
  73. #define CFG_PROMPT "uboot> " /* Monitor Command Prompt */
  74. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  75. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  76. #define CFG_MAXARGS 16 /* max number of command args */
  77. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  78. #define CFG_MEMTEST_START 0x08000000 /* memtest works on */
  79. #define CFG_MEMTEST_END 0x0800ffff /* 64 KiB */
  80. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  81. #define CFG_LOAD_ADDR 0x08000000 /* load kernel to this address */
  82. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  83. /* RS: the oscillator is actually 3680130?? */
  84. #define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
  85. /* 0101000001 */
  86. /* ^^^^^ Memory Speed 99.53 MHz */
  87. /* ^^ Run Mode Speed = 2x Mem Speed */
  88. /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
  89. #define CFG_MONITOR_LEN 0x20000 /* 128 KiB */
  90. /* valid baudrates */
  91. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  92. /*
  93. * SMSC91C111 Network Card
  94. */
  95. #if 0
  96. #define CONFIG_DRIVER_SMC91111 1
  97. #define CONFIG_SMC91111_BASE 0x10000000 /* chip select 4 */
  98. #undef CONFIG_SMC_USE_32_BIT /* 16 bit bus access */
  99. #undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
  100. #undef CONFIG_SHOW_ACTIVITY
  101. #define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
  102. #endif
  103. /*
  104. * Stack sizes
  105. *
  106. * The stack sizes are set up in start.S using the settings below
  107. */
  108. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  109. #ifdef CONFIG_USE_IRQ
  110. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  111. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  112. #endif
  113. /*
  114. * Physical Memory Map
  115. */
  116. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of RAM */
  117. #define PHYS_SDRAM_1 0x08000000 /* SRAM Bank #1 */
  118. #define PHYS_SDRAM_1_SIZE (4*1024*1024) /* 4 MB */
  119. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  120. #define PHYS_FLASH_2 0x01000000 /* Flash Bank #2 */
  121. #define PHYS_FLASH_SIZE (32*1024*1024) /* 32 MB */
  122. #define CFG_DRAM_BASE PHYS_SDRAM_1 /* RAM starts here */
  123. #define CFG_DRAM_SIZE PHYS_SDRAM_1_SIZE
  124. #define CFG_FLASH_BASE PHYS_FLASH_1
  125. /*
  126. * GPIO settings
  127. *
  128. * GP?? == FOOBAR is 0/1
  129. */
  130. #define _BIT0 0x00000001
  131. #define _BIT1 0x00000002
  132. #define _BIT2 0x00000004
  133. #define _BIT3 0x00000008
  134. #define _BIT4 0x00000010
  135. #define _BIT5 0x00000020
  136. #define _BIT6 0x00000040
  137. #define _BIT7 0x00000080
  138. #define _BIT8 0x00000100
  139. #define _BIT9 0x00000200
  140. #define _BIT10 0x00000400
  141. #define _BIT11 0x00000800
  142. #define _BIT12 0x00001000
  143. #define _BIT13 0x00002000
  144. #define _BIT14 0x00004000
  145. #define _BIT15 0x00008000
  146. #define _BIT16 0x00010000
  147. #define _BIT17 0x00020000
  148. #define _BIT18 0x00040000
  149. #define _BIT19 0x00080000
  150. #define _BIT20 0x00100000
  151. #define _BIT21 0x00200000
  152. #define _BIT22 0x00400000
  153. #define _BIT23 0x00800000
  154. #define _BIT24 0x01000000
  155. #define _BIT25 0x02000000
  156. #define _BIT26 0x04000000
  157. #define _BIT27 0x08000000
  158. #define _BIT28 0x10000000
  159. #define _BIT29 0x20000000
  160. #define _BIT30 0x40000000
  161. #define _BIT31 0x80000000
  162. #define CFG_LED_A_BIT (_BIT18)
  163. #define CFG_LED_A_SR GPSR0
  164. #define CFG_LED_A_CR GPCR0
  165. #define CFG_LED_B_BIT (_BIT16)
  166. #define CFG_LED_B_SR GPSR1
  167. #define CFG_LED_B_CR GPCR1
  168. /* LED A: off, LED B: off */
  169. #define CFG_GPSR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT18)
  170. #define CFG_GPSR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
  171. #define CFG_GPSR2_VAL (_BIT14+_BIT15+_BIT16)
  172. #define CFG_GPCR0_VAL 0x00000000
  173. #define CFG_GPCR1_VAL 0x00000000
  174. #define CFG_GPCR2_VAL 0x00000000
  175. #define CFG_GPDR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT17+_BIT18)
  176. #define CFG_GPDR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
  177. #define CFG_GPDR2_VAL (_BIT14+_BIT15+_BIT16)
  178. #define CFG_GAFR0_L_VAL (_BIT22+_BIT24+_BIT31)
  179. #define CFG_GAFR0_U_VAL (_BIT15+_BIT17+_BIT19+\
  180. _BIT20+_BIT22+_BIT24+_BIT26+_BIT29+_BIT31)
  181. #define CFG_GAFR1_L_VAL (_BIT3+_BIT4+_BIT6+_BIT8+_BIT10+_BIT12+_BIT15+_BIT17+_BIT19+\
  182. _BIT20+_BIT23+_BIT24+_BIT27+_BIT28+_BIT31)
  183. #define CFG_GAFR1_U_VAL (_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
  184. #define CFG_GAFR2_L_VAL (_BIT1+_BIT3+_BIT5+_BIT7+_BIT9+_BIT11+_BIT13+_BIT15+_BIT17+\
  185. _BIT19+_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
  186. #define CFG_GAFR2_U_VAL (_BIT1)
  187. #define CFG_PSSR_VAL (0x20)
  188. /*
  189. * Memory settings
  190. */
  191. #define CFG_MSC0_VAL 0x123c2980
  192. #define CFG_MSC1_VAL 0x123c2661
  193. #define CFG_MSC2_VAL 0x7ff87ff8
  194. /* no sdram/pcmcia here */
  195. #define CFG_MDCNFG_VAL 0x00000000
  196. #define CFG_MDREFR_VAL 0x00000000
  197. #define CFG_MDREFR_VAL_100 0x00000000
  198. #define CFG_MDMRS_VAL 0x00000000
  199. /* only SRAM */
  200. #define SXCNFG_SETTINGS 0x00000000
  201. /*
  202. * PCMCIA and CF Interfaces
  203. */
  204. #define CFG_MECR_VAL 0x00000000
  205. #define CFG_MCMEM0_VAL 0x00010504
  206. #define CFG_MCMEM1_VAL 0x00010504
  207. #define CFG_MCATT0_VAL 0x00010504
  208. #define CFG_MCATT1_VAL 0x00010504
  209. #define CFG_MCIO0_VAL 0x00004715
  210. #define CFG_MCIO1_VAL 0x00004715
  211. /*
  212. * FLASH and environment organization
  213. */
  214. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  215. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  216. /* timeout values are in ticks */
  217. #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
  218. #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
  219. /* FIXME */
  220. #define CFG_ENV_IS_IN_FLASH 1
  221. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
  222. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  223. #endif /* __CONFIG_H */