cmc_pu2.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * 2004-2005 Gary Jennejohn <garyj@denx.de>
  3. *
  4. * Configuration settings for the CMC PU2 board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* ARM asynchronous clock */
  27. #define AT91C_MAIN_CLOCK 207360000 /* from 18.432 MHz crystal (18432000 / 4 * 45) */
  28. #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK/3) /* peripheral clock */
  29. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  30. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  31. #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
  32. #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
  33. #define CONFIG_CMC_PU2 1 /* on an CMC_PU2 Board */
  34. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  35. #define USE_920T_MMU 1
  36. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  37. #define CONFIG_SETUP_MEMORY_TAGS 1
  38. #define CONFIG_INITRD_TAG 1
  39. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  40. #define CFG_USE_MAIN_OSCILLATOR 1
  41. /* flash */
  42. #define MC_PUIA_VAL 0x00000000
  43. #define MC_PUP_VAL 0x00000000
  44. #define MC_PUER_VAL 0x00000000
  45. #define MC_ASR_VAL 0x00000000
  46. #define MC_AASR_VAL 0x00000000
  47. #define EBI_CFGR_VAL 0x00000000
  48. #define SMC2_CSR_VAL 0x100032ad /* 16bit, 2 TDF, 4 WS */
  49. /* clocks */
  50. #define PLLAR_VAL 0x202CBE04 /* 207.360 MHz for PCK */
  51. #define PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
  52. #define MCKR_VAL 0x00000202 /* PCK/3 = MCK Master Clock = 69.120MHz from PLLA */
  53. /* sdram */
  54. #define PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
  55. #define PIOC_BSR_VAL 0x00000000
  56. #define PIOC_PDR_VAL 0xFFFF0000
  57. #define EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
  58. #define SDRC_CR_VAL 0x3399c1d4 /* set up the SDRAM */
  59. #define SDRAM 0x20000000 /* address of the SDRAM */
  60. #define SDRAM1 0x20000080 /* address of the SDRAM */
  61. #define SDRAM_VAL 0x00000000 /* value written to SDRAM */
  62. #define SDRC_MR_VAL 0x00000002 /* Precharge All */
  63. #define SDRC_MR_VAL1 0x00000004 /* refresh */
  64. #define SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  65. #define SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  66. #define SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  67. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  68. /*
  69. * Size of malloc() pool
  70. */
  71. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  72. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  73. #define CONFIG_BAUDRATE 9600
  74. /*
  75. * Hardware drivers
  76. */
  77. /* define one of these to choose the DBGU, USART0 or USART1 as console */
  78. #undef CONFIG_DBGU
  79. #define CONFIG_USART0
  80. #undef CONFIG_USART1
  81. #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
  82. #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
  83. #define CONFIG_HARD_I2C
  84. #ifdef CONFIG_HARD_I2C
  85. #define CFG_I2C_SPEED 0 /* not used */
  86. #define CFG_I2C_SLAVE 0 /* not used */
  87. #define CONFIG_RTC_RS5C372A /* RICOH I2C RTC */
  88. #define CFG_I2C_RTC_ADDR 0x32
  89. #define CFG_I2C_EEPROM_ADDR 0x50
  90. #define CFG_I2C_EEPROM_ADDR_LEN 1
  91. #define CFG_I2C_EEPROM_ADDR_OVERFLOW
  92. #endif
  93. /* still about 20 kB free with this defined */
  94. #define CFG_LONGHELP
  95. #define CONFIG_BOOTDELAY 3
  96. #ifdef CONFIG_HARD_I2C
  97. #define CONFIG_COMMANDS \
  98. ((CONFIG_CMD_DFL | \
  99. CFG_CMD_DATE | \
  100. CFG_CMD_DHCP | \
  101. CFG_CMD_EEPROM | \
  102. CFG_CMD_I2C | \
  103. CFG_CMD_NFS | \
  104. CFG_CMD_SNTP ) & \
  105. ~(CFG_CMD_FPGA | CFG_CMD_MISC) )
  106. #else
  107. #define CONFIG_COMMANDS \
  108. ((CONFIG_CMD_DFL | \
  109. CFG_CMD_DHCP | \
  110. CFG_CMD_NFS | \
  111. CFG_CMD_SNTP ) & \
  112. ~(CFG_CMD_FPGA | CFG_CMD_MISC) )
  113. #define CONFIG_TIMESTAMP
  114. #endif
  115. #define CFG_LONGHELP
  116. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  117. #include <cmd_confdefs.h>
  118. #define AT91_SMART_MEDIA_ALE (1 << 22) /* our ALE is AD22 */
  119. #define AT91_SMART_MEDIA_CLE (1 << 21) /* our CLE is AD21 */
  120. #define CONFIG_NR_DRAM_BANKS 1
  121. #define PHYS_SDRAM 0x20000000
  122. #define PHYS_SDRAM_SIZE 0x1000000 /* 16 megs */
  123. #define CFG_MEMTEST_START PHYS_SDRAM
  124. #define CFG_MEMTEST_END CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144
  125. #define CONFIG_DRIVER_ETHER
  126. #define CONFIG_NET_RETRY_COUNT 20
  127. #define CONFIG_AT91C_USE_RMII
  128. #define CFG_SPI_WRITE_TOUT (5*CFG_HZ)
  129. #define CFG_MAX_DATAFLASH_BANKS 2
  130. #define CFG_MAX_DATAFLASH_PAGES 16384
  131. #define CFG_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */
  132. #define CFG_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */
  133. #define PHYS_FLASH_1 0x10000000
  134. #define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
  135. #define CFG_FLASH_BASE PHYS_FLASH_1
  136. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  137. #define CFG_MAX_FLASH_BANKS 1
  138. #define CFG_MAX_FLASH_SECT 256
  139. #define CFG_FLASH_ERASE_TOUT (11 * CFG_HZ) /* Timeout for Flash Erase */
  140. #define CFG_FLASH_WRITE_TOUT ( 2 * CFG_HZ) /* Timeout for Flash Write */
  141. #define CFG_ENV_IS_IN_FLASH 1
  142. #define CFG_ENV_OFFSET 0x20000 /* after u-boot.bin */
  143. #define CFG_ENV_SECT_SIZE (64 << 10) /* sectors are 64 kB */
  144. #define CFG_ENV_SIZE (16 << 10) /* Use only 16 kB */
  145. #define CFG_LOAD_ADDR 0x21000000 /* default load address */
  146. #define CFG_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 }
  147. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  148. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  149. #define CFG_MAXARGS 32 /* max number of command args */
  150. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  151. #ifndef __ASSEMBLY__
  152. /*-----------------------------------------------------------------------
  153. * Board specific extension for bd_info
  154. *
  155. * This structure is embedded in the global bd_info (bd_t) structure
  156. * and can be used by the board specific code (eg board/...)
  157. */
  158. struct bd_info_ext {
  159. /* helper variable for board environment handling
  160. *
  161. * env_crc_valid == 0 => uninitialised
  162. * env_crc_valid > 0 => environment crc in flash is valid
  163. * env_crc_valid < 0 => environment crc in flash is invalid
  164. */
  165. int env_crc_valid;
  166. };
  167. #endif /* __ASSEMBLY__ */
  168. #define CFG_HZ 1000
  169. #define CFG_HZ_CLOCK (AT91C_MASTER_CLOCK/2) /* AT91C_TC0_CMR is implicitly set to */
  170. /* AT91C_TC_TIMER_DIV1_CLOCK */
  171. #define CONFIG_STACKSIZE (32*1024) /* regular stack */
  172. #ifdef CONFIG_USE_IRQ
  173. #error CONFIG_USE_IRQ not supported
  174. #endif
  175. #define CFG_DEVICE_NULLDEV 1 /* enble null device */
  176. #define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
  177. #define CONFIG_AUTOBOOT_KEYED
  178. #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n"
  179. #define CONFIG_AUTOBOOT_STOP_STR "R" /* default password */
  180. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  181. #define CONFIG_EXTRA_ENV_SETTINGS \
  182. "net_nfs=tftp $(loadaddr) $(bootfile);run nfsargs addip addcons " \
  183. "addmtd;bootm\0" \
  184. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  185. "nfsroot=$(serverip):$(rootpath)\0" \
  186. "net_cramfs=tftp $(loadaddr) $(bootfile); run flashargs addip " \
  187. "addcons addmtd; bootm\0" \
  188. "flash_cramfs=run flashargs addip addcons addmtd; bootm 10030000\0" \
  189. "flashargs=setenv bootargs root=/dev/mtdblock3 ro\0" \
  190. "addip=setenv bootargs $(bootargs) ethaddr=$(ethaddr) " \
  191. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):" \
  192. "$(hostname)::off\0" \
  193. "addcons=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0" \
  194. "addmtd=setenv bootargs $(bootargs) mtdparts=cmc_pu2:128k(uboot)ro," \
  195. "64k(environment),768k(linux),4096k(root),-\0" \
  196. "load=tftp $(loadaddr) $(loadfile)\0" \
  197. "update=protect off 10000000 1001ffff;erase 10000000 1001ffff; " \
  198. "cp.b $(loadaddr) 10000000 $(filesize);" \
  199. "protect on 10000000 1001ffff\0" \
  200. "updatel=era 10030000 100effff;tftp $(loadaddr) $(bootfile); " \
  201. "cp.b $(loadaddr) 10030000 $(filesize)\0" \
  202. "updatec=era 100f0000 104effff;tftp $(loadaddr) $(cramfsimage); " \
  203. "cp.b $(loadaddr) 100f0000 $(filesize)\0" \
  204. "updatej=era 104f0000 107fffff;tftp $(loadaddr) $(jffsimage); " \
  205. "cp.b $(loadaddr) 104f0000 $(filesize)\0" \
  206. "cramfsimage=cramfs_cmc-pu2.img\0" \
  207. "jffsimage=jffs2_cmc-pu2.img\0" \
  208. "loadfile=u-boot_cmc-pu2.bin\0" \
  209. "bootfile=uImage_cmc-pu2\0" \
  210. "loadaddr=0x20800000\0" \
  211. "hostname=CMC-TC-PU2\0" \
  212. "bootcmd=run dhcp_start;run flash_cramfs\0" \
  213. "autoload=n\0" \
  214. "dhcp_start=echo no DHCP\0" \
  215. "ipaddr=192.168.0.190\0"
  216. #endif /* __CONFIG_H */