PM854.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * pm854 board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8540 1 /* MPC8540 specific */
  39. #define CONFIG_PM854 1 /* PM854 board specific */
  40. #define CONFIG_PCI
  41. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  42. #define CONFIG_ENV_OVERWRITE
  43. #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup*/
  44. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  45. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  46. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  47. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  48. /*
  49. * sysclk for MPC85xx
  50. *
  51. * Two valid values are:
  52. * 33000000
  53. * 66000000
  54. *
  55. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  56. * is likely the desired value here, so that is now the default.
  57. * The board, however, can run at 66MHz. In any event, this value
  58. * must match the settings of some switches. Details can be found
  59. * in the README.mpc85xxads.
  60. */
  61. #ifndef CONFIG_SYS_CLK_FREQ
  62. #define CONFIG_SYS_CLK_FREQ 66000000
  63. #endif
  64. /*
  65. * These can be toggled for performance analysis, otherwise use default.
  66. */
  67. #define CONFIG_L2_CACHE /* toggle L2 cache */
  68. #define CONFIG_BTB /* toggle branch predition */
  69. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  70. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  71. #undef CFG_DRAM_TEST /* memory test, takes time */
  72. #define CFG_MEMTEST_START 0x00200000 /* memtest region */
  73. #define CFG_MEMTEST_END 0x00400000
  74. /*
  75. * Base addresses -- Note these are effective addresses where the
  76. * actual resources get mapped (not physical addresses)
  77. */
  78. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  79. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  80. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  81. /*
  82. * DDR Setup
  83. */
  84. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  85. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  86. #if defined(CONFIG_SPD_EEPROM)
  87. /*
  88. * Determine DDR configuration from I2C interface.
  89. */
  90. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  91. #else
  92. /*
  93. * Manually set up DDR parameters
  94. */
  95. #define CFG_SDRAM_SIZE 256 /* DDR is 256 MB */
  96. #define CFG_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
  97. #define CFG_DDR_CS0_CONFIG 0x80000102
  98. #define CFG_DDR_TIMING_1 0x47444321
  99. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  100. #define CFG_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
  101. #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  102. #define CFG_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
  103. #endif
  104. /*
  105. * SDRAM on the Local Bus
  106. */
  107. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  108. #define CFG_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
  109. #define CFG_FLASH_BASE 0xfe000000 /* start of 32 MB FLASH */
  110. #define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
  111. #define CFG_OR0_PRELIM 0xfe006f67 /* 32 MB Flash */
  112. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  113. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  114. #undef CFG_FLASH_CHECKSUM
  115. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  116. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  117. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  118. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  119. #define CFG_RAMBOOT
  120. #else
  121. #undef CFG_RAMBOOT
  122. #endif
  123. /*
  124. * Local Bus Definitions
  125. */
  126. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  127. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  128. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  129. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  130. #define CONFIG_L1_INIT_RAM
  131. #define CFG_INIT_RAM_LOCK 1
  132. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  133. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  134. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  135. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  136. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  137. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  138. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  139. /* Serial Port */
  140. #define CONFIG_CONS_INDEX 1
  141. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  142. #define CFG_NS16550
  143. #define CFG_NS16550_SERIAL
  144. #define CFG_NS16550_REG_SIZE 1
  145. #define CFG_NS16550_CLK get_bus_freq(0)
  146. #define CFG_BAUDRATE_TABLE \
  147. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  148. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  149. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  150. /* Use the HUSH parser */
  151. #define CFG_HUSH_PARSER
  152. #ifdef CFG_HUSH_PARSER
  153. #define CFG_PROMPT_HUSH_PS2 "> "
  154. #endif
  155. /* I2C */
  156. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  157. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  158. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  159. #define CFG_I2C_SLAVE 0x7F
  160. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  161. /*
  162. * EEPROM configuration
  163. */
  164. #define CFG_I2C_EEPROM_ADDR 0x58
  165. #define CFG_I2C_EEPROM_ADDR_LEN 1
  166. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  167. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  168. /*
  169. * RTC configuration
  170. */
  171. #define CONFIG_RTC_PCF8563
  172. #define CFG_I2C_RTC_ADDR 0x51
  173. /* RapidIO MMU */
  174. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  175. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  176. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  177. /*
  178. * General PCI
  179. * Addresses are mapped 1-1.
  180. */
  181. #define CFG_PCI1_MEM_BASE 0x80000000
  182. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  183. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  184. #define CFG_PCI1_IO_BASE 0xe2000000
  185. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  186. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  187. #if defined(CONFIG_PCI)
  188. #define CONFIG_NET_MULTI
  189. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  190. #undef CONFIG_EEPRO100
  191. #undef CONFIG_TULIP
  192. #if !defined(CONFIG_PCI_PNP)
  193. #define PCI_ENET0_IOADDR 0xe0000000
  194. #define PCI_ENET0_MEMADDR 0xe0000000
  195. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  196. #endif
  197. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  198. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  199. #endif /* CONFIG_PCI */
  200. #if defined(CONFIG_TSEC_ENET)
  201. #ifndef CONFIG_NET_MULTI
  202. #define CONFIG_NET_MULTI 1
  203. #endif
  204. #define CONFIG_MII 1 /* MII PHY management */
  205. #define CONFIG_MPC85XX_TSEC1 1
  206. #define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
  207. #define CONFIG_MPC85XX_TSEC2 1
  208. #define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
  209. #define TSEC1_PHY_ADDR 2
  210. #define TSEC2_PHY_ADDR 3
  211. #define TSEC1_PHYIDX 0
  212. #define TSEC2_PHYIDX 0
  213. #define CONFIG_MPC85XX_FEC 1
  214. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  215. #define FEC_PHY_ADDR 1
  216. #define FEC_PHYIDX 0
  217. /* Options are: TSEC[0-1] */
  218. #define CONFIG_ETHPRIME "TSEC0"
  219. #define CONFIG_HAS_ETH1 1
  220. #define CONFIG_HAS_ETH2 1
  221. #endif /* CONFIG_TSEC_ENET */
  222. /*
  223. * Environment
  224. */
  225. #ifndef CFG_RAMBOOT
  226. #define CFG_ENV_IS_IN_FLASH 1
  227. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x80000)
  228. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  229. #define CFG_ENV_SIZE 0x2000
  230. #else
  231. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  232. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  233. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  234. #define CFG_ENV_SIZE 0x2000
  235. #endif
  236. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  237. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  238. #if defined(CFG_RAMBOOT)
  239. #if defined(CONFIG_PCI)
  240. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  241. | CFG_CMD_PING \
  242. | CFG_CMD_PCI \
  243. | CFG_CMD_I2C) \
  244. & \
  245. ~(CFG_CMD_ENV \
  246. | CFG_CMD_LOADS))
  247. #else
  248. #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  249. | CFG_CMD_PING \
  250. | CFG_CMD_I2C) \
  251. & \
  252. ~(CFG_CMD_ENV \
  253. | CFG_CMD_LOADS))
  254. #endif
  255. #else
  256. #if defined(CONFIG_PCI)
  257. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  258. | CFG_CMD_EEPROM \
  259. | CFG_CMD_DATE \
  260. | CFG_CMD_PCI \
  261. | CFG_CMD_PING \
  262. | CFG_CMD_I2C)
  263. #else
  264. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  265. | CFG_CMD_EEPROM \
  266. | CFG_CMD_DATE \
  267. | CFG_CMD_PING \
  268. | CFG_CMD_I2C)
  269. #endif
  270. #endif
  271. #include <cmd_confdefs.h>
  272. #undef CONFIG_WATCHDOG /* watchdog disabled */
  273. /*
  274. * Miscellaneous configurable options
  275. */
  276. #define CFG_LONGHELP /* undef to save memory */
  277. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  278. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  279. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  280. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  281. #else
  282. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  283. #endif
  284. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  285. #define CFG_MAXARGS 16 /* max number of command args */
  286. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  287. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  288. #define CONFIG_LOOPW
  289. /*
  290. * For booting Linux, the board info and command line data
  291. * have to be in the first 8 MB of memory, since this is
  292. * the maximum mapped by the Linux kernel during initialization.
  293. */
  294. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  295. /* Cache Configuration */
  296. #define CFG_DCACHE_SIZE 32768
  297. #define CFG_CACHELINE_SIZE 32
  298. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  299. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  300. #endif
  301. /*
  302. * Internal Definitions
  303. *
  304. * Boot Flags
  305. */
  306. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  307. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  308. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  309. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  310. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  311. #endif
  312. /*
  313. * Environment Configuration
  314. */
  315. /* The mac addresses for all ethernet interface */
  316. #if defined(CONFIG_TSEC_ENET)
  317. #define CONFIG_ETHADDR 00:40:42:01:00:00
  318. #define CONFIG_ETH1ADDR 00:40:42:01:00:01
  319. #define CONFIG_ETH2ADDR 00:40:42:01:00:02
  320. #endif
  321. #define CONFIG_IPADDR 192.168.0.103
  322. #define CONFIG_HOSTNAME PM854
  323. #define CONFIG_ROOTPATH /opt/eldk30/ppc_82xx
  324. #define CONFIG_BOOTFILE uImage
  325. #define CONFIG_SERVERIP 192.168.0.54
  326. #define CONFIG_GATEWAYIP 192.168.0.1
  327. #define CONFIG_NETMASK 255.255.255.0
  328. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  329. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  330. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  331. #define CONFIG_BAUDRATE 9600
  332. #define CONFIG_EXTRA_ENV_SETTINGS \
  333. "netdev=eth0\0" \
  334. "consoledev=ttyS0\0" \
  335. "ramdiskaddr=400000\0" \
  336. "ramdiskfile=uRamdisk\0"
  337. #define CONFIG_NFSBOOTCOMMAND \
  338. "setenv bootargs root=/dev/nfs rw " \
  339. "nfsroot=$serverip:$rootpath " \
  340. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  341. "console=$consoledev,$baudrate $othbootargs;" \
  342. "tftp $loadaddr $bootfile;" \
  343. "bootm $loadaddr"
  344. #define CONFIG_RAMBOOTCOMMAND \
  345. "setenv bootargs root=/dev/ram rw " \
  346. "console=$consoledev,$baudrate $othbootargs;" \
  347. "tftp $ramdiskaddr $ramdiskfile;" \
  348. "tftp $loadaddr $bootfile;" \
  349. "bootm $loadaddr $ramdiskaddr"
  350. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  351. #endif /* __CONFIG_H */