FLAGADM.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_FLAGADM 1 /* ...on a FLAGA DM */
  34. #define CONFIG_8xx_GCLK_FREQ 48000000 /*48MHz*/
  35. #undef CONFIG_8xx_CONS_SMC1 /* Console is on SMC1 */
  36. #define CONFIG_8xx_CONS_SMC2 1
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  39. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  40. #undef CONFIG_CLOCKS_IN_MHZ
  41. #if 0
  42. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp"
  43. #define CONFIG_BOOTCOMMAND \
  44. "setenv bootargs root=/dev/ram ip=off panic=1;" \
  45. "bootm 40040000 400e0000"
  46. #else
  47. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp panic=1"
  48. #define CONFIG_BOOTCOMMAND "bootp 0x400000; bootm 0x400000"
  49. #endif /* 0|1*/
  50. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  51. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  52. /*#define CONFIG_WATCHDOG*/ /* watchdog enabled */
  53. #undef CONFIG_WATCHDOG /* watchdog disabled */
  54. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  55. #define CONFIG_COMMANDS (CFG_CMD_BDI | CFG_CMD_IMI | CFG_CMD_CACHE | \
  56. CFG_CMD_MEMORY | CFG_CMD_FLASH | CFG_CMD_LOADB | CFG_CMD_LOADS | \
  57. CFG_CMD_ENV | CFG_CMD_REGINFO | CFG_CMD_IMMAP | CFG_CMD_NET)
  58. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  59. #include <cmd_confdefs.h>
  60. /*
  61. * Miscellaneous configurable options
  62. */
  63. #define CFG_LONGHELP /* undef to save memory */
  64. #define CFG_PROMPT "EEG> " /* Monitor Command Prompt */
  65. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  66. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  67. #else
  68. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  69. #endif
  70. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  71. #define CFG_MAXARGS 16 /* max number of command args */
  72. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  73. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  74. #define CFG_MEMTEST_END 0x0f00000 /* 1 ... 15 MB in DRAM */
  75. #define CFG_LOAD_ADDR 0x40040000 /* default load address */
  76. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  77. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  78. /*
  79. * Low Level Configuration Settings
  80. * (address mappings, register initial values, etc.)
  81. * You should know what you are doing if you make changes here.
  82. */
  83. /*-----------------------------------------------------------------------
  84. * Internal Memory Mapped Register
  85. */
  86. #define CFG_IMMR 0xFF000000
  87. /*-----------------------------------------------------------------------
  88. * Definitions for initial stack pointer and data area (in DPRAM)
  89. */
  90. #define CFG_INIT_RAM_ADDR CFG_IMMR
  91. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  92. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  93. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  94. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  95. /*-----------------------------------------------------------------------
  96. * Start addresses for the final memory configuration
  97. * (Set up by the startup code)
  98. * Please note that CFG_SDRAM_BASE _must_ start at 0
  99. */
  100. #define CFG_SDRAM_BASE 0x00000000
  101. #define CFG_FLASH_BASE 0x40000000
  102. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  103. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  104. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  105. /*
  106. * For booting Linux, the board info and command line data
  107. * have to be in the first 8 MB of memory, since this is
  108. * the maximum mapped by the Linux kernel during initialization.
  109. */
  110. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  111. /*-----------------------------------------------------------------------
  112. * FLASH organization
  113. */
  114. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  115. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  116. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  117. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  118. #define CFG_ENV_IS_IN_FLASH 1
  119. /* This is a litlebit wasteful, but one sector is 128kb and we have to
  120. * assigne a whole sector for the environment, so that we can safely
  121. * erase and write it without disturbing the boot sector
  122. */
  123. #define CFG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
  124. #define CFG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
  125. /*-----------------------------------------------------------------------
  126. * Cache Configuration
  127. */
  128. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  129. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  130. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  131. #endif
  132. /*-----------------------------------------------------------------------
  133. * SYPCR - System Protection Control 11-9
  134. * SYPCR can only be written once after reset!
  135. *-----------------------------------------------------------------------
  136. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  137. */
  138. #ifdef CONFIG_WATCHDOG
  139. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
  140. #else
  141. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
  142. #endif
  143. /*-----------------------------------------------------------------------
  144. * SIUMCR - SIU Module Configuration 11-6
  145. *-----------------------------------------------------------------------
  146. * PCMCIA config., multi-function pin tri-state
  147. */
  148. #define CFG_PRE_SIUMCR (SIUMCR_DBGC11 | SIUMCR_MPRE | \
  149. SIUMCR_MLRC01 | SIUMCR_GB5E)
  150. #define CFG_SIUMCR (CFG_PRE_SIUMCR | SIUMCR_DLK)
  151. /*-----------------------------------------------------------------------
  152. * TBSCR - Time Base Status and Control 11-26
  153. *-----------------------------------------------------------------------
  154. * Clear Reference Interrupt Status, Timebase freezing enabled
  155. */
  156. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  157. /*-----------------------------------------------------------------------
  158. * RTCSC - Real-Time Clock Status and Control Register 11-27
  159. *-----------------------------------------------------------------------
  160. */
  161. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  162. /*-----------------------------------------------------------------------
  163. * PISCR - Periodic Interrupt Status and Control 11-31
  164. *-----------------------------------------------------------------------
  165. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  166. */
  167. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  168. /*-----------------------------------------------------------------------
  169. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  170. *-----------------------------------------------------------------------
  171. * Reset PLL lock status sticky bit, timer expired status bit and timer
  172. * interrupt status bit miltiplier of 0x00b i.e. operation clock is
  173. * 4MHz * (0x00b+1) = 4MHz * 12 = 48MHz
  174. */
  175. #define CFG_PLPRCR (0x00b00000 | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  176. /*-----------------------------------------------------------------------
  177. * SCCR - System Clock and reset Control Register 15-27
  178. *-----------------------------------------------------------------------
  179. * Set clock output, timebase and RTC source and divider,
  180. * power management and some other internal clocks
  181. */
  182. #define SCCR_MASK SCCR_EBDF11
  183. #define CFG_SCCR ( SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  184. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  185. SCCR_DFALCD00)
  186. #define CFG_DER 0
  187. /*
  188. * In the Flaga DM we have:
  189. * Flash on BR0/OR0/CS0a at 0x40000000
  190. * Display on BR1/OR1/CS1 at 0x20000000
  191. * SDRAM on BR2/OR2/CS2 at 0x00000000
  192. * Free BR3/OR3/CS3
  193. * DSP1 on BR4/OR4/CS4 at 0x80000000
  194. * DSP2 on BR5/OR5/CS5 at 0xa0000000
  195. *
  196. * For now we just configure the Flash and the SDRAM and leave the others
  197. * untouched.
  198. */
  199. #define CFG_FLASH_PROTECTION 0
  200. #define FLASH_BASE0 0x40000000 /* FLASH bank #0 */
  201. /* used to re-map FLASH both when starting from SRAM or FLASH:
  202. * restrict access enough to keep SRAM working (if any)
  203. * but not too much to meddle with FLASH accesses
  204. */
  205. #define CFG_OR_AM 0xff000000 /* OR addr mask */
  206. #define CFG_OR_ATM 0x00006000
  207. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
  208. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | \
  209. OR_SCY_3_CLK | OR_TRLX | OR_EHTR )
  210. #define CFG_OR0_PRELIM (CFG_OR_AM | CFG_OR_ATM | CFG_OR_TIMING_FLASH)
  211. #define CFG_BR0_PRELIM ((FLASH_BASE0 & BR_BA_MSK) | BR_PS_16 | BR_V )
  212. /*
  213. * BR2 and OR2 (SDRAM)
  214. *
  215. */
  216. #define SDRAM_BASE2 0x00000000 /* SDRAM bank #0 */
  217. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  218. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  219. #define CFG_OR_TIMING_SDRAM ( 0x00000800 )
  220. #define CFG_OR2_PRELIM (CFG_OR_AM | CFG_OR_TIMING_SDRAM)
  221. #define CFG_BR2_PRELIM ((SDRAM_BASE2 & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  222. #define CFG_BR2 CFG_BR2_PRELIM
  223. #define CFG_OR2 CFG_OR2_PRELIM
  224. /*
  225. * MAMR settings for SDRAM
  226. */
  227. #define CFG_MAMR_48_SDR (CFG_MAMR_PTA | MAMR_WLFA_1X | MAMR_RLFA_1X \
  228. | MAMR_G0CLA_A11)
  229. /*
  230. * Memory Periodic Timer Prescaler
  231. */
  232. /* periodic timer for refresh */
  233. #define CFG_MAMR_PTA 0x0F000000
  234. /*
  235. * BR4 and OR4 (DSP1)
  236. *
  237. * We do not wan't preliminary setup of the DSP, anyway we need the
  238. * UPMB setup correctly before we can access the DSP.
  239. *
  240. */
  241. #define DSP_BASE 0x80000000
  242. #define CFG_OR4 ( OR_AM_MSK | OR_CSNT_SAM | OR_BI | OR_G5LS)
  243. #define CFG_BR4 ( (DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_MS_UPMB | BR_V )
  244. /*
  245. * Internal Definitions
  246. *
  247. * Boot Flags
  248. */
  249. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  250. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  251. #endif /* __CONFIG_H */