CCM.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * (C) Copyright 2001-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * configuration options, board specific, for Siemens Card Controller Module
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #undef CCM_80MHz /* define for 80 MHz CPU only */
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC860 1 /* This is a MPC860 CPU ... */
  34. #define CONFIG_CCM 1 /* on a Card Controller Module */
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #undef CONFIG_8xx_CONS_SMC2
  37. #undef CONFIG_8xx_CONS_NONE
  38. /* ENVIRONMENT */
  39. #define CONFIG_BAUDRATE 19200 /* console baudrate in bps */
  40. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  41. #define CONFIG_IPADDR 192.168.0.42
  42. #define CONFIG_NETMASK 255.255.255.0
  43. #define CONFIG_GATEWAYIP 0.0.0.0
  44. #define CONFIG_SERVERIP 192.168.0.254
  45. #define CONFIG_HOSTNAME CCM
  46. #define CONFIG_LOADADDR 40180000
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_BOOTCOMMAND "setenv bootargs " \
  49. "mem=$(mem) " \
  50. "root=/dev/ram rw ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off " \
  51. "wt_8xx=timeout:3600; " \
  52. "bootm"
  53. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  54. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  55. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  56. #undef CONFIG_STATUS_LED /* Status LED disabled */
  57. #define CONFIG_PRAM 512 /* reserve 512kB "protected RAM"*/
  58. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  59. #define CONFIG_SPI /* enable SPI driver */
  60. #define CONFIG_SPI_X /* 16 bit EEPROM addressing */
  61. /* ----------------------------------------------------------------
  62. * Offset to initial SPI buffers in DPRAM (used if the environment
  63. * is in the SPI EEPROM): We need a 520 byte scratch DPRAM area to
  64. * use at an early stage. It is used between the two initialization
  65. * calls (spi_init_f() and spi_init_r()). The value 0xB00 makes it
  66. * far enough from the start of the data area (as well as from the
  67. * stack pointer).
  68. * ---------------------------------------------------------------- */
  69. #define CFG_SPI_INIT_OFFSET 0xB00
  70. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32-byte page size */
  71. #define CONFIG_MAC_PARTITION /* nod used yet */
  72. #define CONFIG_DOS_PARTITION
  73. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  74. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  75. CFG_CMD_BSP | \
  76. CFG_CMD_DHCP | \
  77. CFG_CMD_DATE | \
  78. CFG_CMD_EEPROM | \
  79. CFG_CMD_NFS | \
  80. CFG_CMD_SNTP )
  81. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  82. #include <cmd_confdefs.h>
  83. /*----------------------------------------------------------------------*/
  84. /*
  85. * Miscellaneous configurable options
  86. */
  87. #define CFG_LONGHELP /* undef to save memory */
  88. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  89. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  90. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  91. #else
  92. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  93. #endif
  94. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  95. #define CFG_MAXARGS 16 /* max number of command args */
  96. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  97. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  98. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  99. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  100. /* Ethernet hardware configuration done using port pins */
  101. #define CFG_PA_ETH_RESET 0x0200 /* PA 6 */
  102. #define CFG_PA_ETH_MDDIS 0x4000 /* PA 1 */
  103. #define CFG_PB_ETH_POWERDOWN 0x00000800 /* PB 20 */
  104. #define CFG_PB_ETH_CFG1 0x00000400 /* PB 21 */
  105. #define CFG_PB_ETH_CFG2 0x00000200 /* PB 22 */
  106. #define CFG_PB_ETH_CFG3 0x00000100 /* PB 23 */
  107. /* Ethernet settings:
  108. * MDIO not disabled, autonegotiation, 10/100Mbps, half/full duplex
  109. */
  110. #define CFG_ETH_MDDIS_VALUE 0
  111. #define CFG_ETH_CFG1_VALUE 1
  112. #define CFG_ETH_CFG2_VALUE 1
  113. #define CFG_ETH_CFG3_VALUE 1
  114. /* PUMA configuration */
  115. #define CFG_PC_PUMA_PROG 0x0200 /* PC 6 */
  116. #define CFG_PC_PUMA_DONE 0x0008 /* PC 12 */
  117. #define CFG_PC_PUMA_INIT 0x0004 /* PC 13 */
  118. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  119. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  120. /*
  121. * Low Level Configuration Settings
  122. * (address mappings, register initial values, etc.)
  123. * You should know what you are doing if you make changes here.
  124. */
  125. /*-----------------------------------------------------------------------
  126. * Internal Memory Mapped Register
  127. */
  128. #define CFG_IMMR 0xF0000000
  129. /*-----------------------------------------------------------------------
  130. * Definitions for initial stack pointer and data area (in DPRAM)
  131. */
  132. #define CFG_INIT_RAM_ADDR CFG_IMMR
  133. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  134. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  135. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  136. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  137. /*-----------------------------------------------------------------------
  138. * Address accessed to reset the board - must not be mapped/assigned
  139. */
  140. #define CFG_RESET_ADDRESS 0xFEFFFFFF
  141. /*-----------------------------------------------------------------------
  142. * Start addresses for the final memory configuration
  143. * (Set up by the startup code)
  144. * Please note that CFG_SDRAM_BASE _must_ start at 0
  145. */
  146. #define CFG_SDRAM_BASE 0x00000000
  147. #define CFG_FLASH_BASE 0x40000000
  148. #if defined(DEBUG)
  149. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  150. #else
  151. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  152. #endif
  153. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  154. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  155. /*
  156. * For booting Linux, the board info and command line data
  157. * have to be in the first 8 MB of memory, since this is
  158. * the maximum mapped by the Linux kernel during initialization.
  159. */
  160. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  161. /*-----------------------------------------------------------------------
  162. * FLASH organization
  163. */
  164. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  165. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  166. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  167. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  168. #if 1
  169. /* Start port with environment in flash; switch to SPI EEPROM later */
  170. #define CFG_ENV_IS_IN_FLASH 1
  171. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  172. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  173. /* Address and size of Redundant Environment Sector */
  174. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  175. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  176. #else
  177. /* Final version: environment in EEPROM */
  178. #define CFG_ENV_IS_IN_EEPROM 1
  179. #define CFG_ENV_OFFSET 2048
  180. #define CFG_ENV_SIZE 2048
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * Hardware Information Block
  184. */
  185. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  186. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  187. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  188. /*-----------------------------------------------------------------------
  189. * Cache Configuration
  190. */
  191. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  192. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  193. /*-----------------------------------------------------------------------
  194. * SYPCR - System Protection Control 11-9
  195. * SYPCR can only be written once after reset!
  196. *-----------------------------------------------------------------------
  197. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  198. */
  199. #if defined(CONFIG_WATCHDOG)
  200. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  201. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  202. #else
  203. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  204. SYPCR_SWP)
  205. #endif
  206. /*-----------------------------------------------------------------------
  207. * SIUMCR - SIU Module Configuration 11-6
  208. *-----------------------------------------------------------------------
  209. * we must activate GPL5 in the SIUMCR for CAN
  210. */
  211. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  212. /*-----------------------------------------------------------------------
  213. * TBSCR - Time Base Status and Control 11-26
  214. *-----------------------------------------------------------------------
  215. * Clear Reference Interrupt Status, Timebase freezing enabled
  216. */
  217. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  218. /*-----------------------------------------------------------------------
  219. * RTCSC - Real-Time Clock Status and Control Register 11-27
  220. *-----------------------------------------------------------------------
  221. */
  222. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  223. /*-----------------------------------------------------------------------
  224. * PISCR - Periodic Interrupt Status and Control 11-31
  225. *-----------------------------------------------------------------------
  226. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  227. */
  228. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  229. /*-----------------------------------------------------------------------
  230. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  231. *-----------------------------------------------------------------------
  232. * Reset PLL lock status sticky bit, timer expired status bit and timer
  233. * interrupt status bit
  234. *
  235. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  236. */
  237. #ifdef CCM_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  238. #define CFG_PLPRCR \
  239. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  240. #else /* up to 50 MHz we use a 1:1 clock */
  241. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  242. #endif /* CCM_80MHz */
  243. /*-----------------------------------------------------------------------
  244. * SCCR - System Clock and reset Control Register 15-27
  245. *-----------------------------------------------------------------------
  246. * Set clock output, timebase and RTC source and divider,
  247. * power management and some other internal clocks
  248. */
  249. #define SCCR_MASK SCCR_EBDF11
  250. #ifdef CCM_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  251. #define CFG_SCCR (/* SCCR_TBS | */ \
  252. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  253. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  254. SCCR_DFALCD00)
  255. #else /* up to 50 MHz we use a 1:1 clock */
  256. #define CFG_SCCR (SCCR_TBS | \
  257. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  258. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  259. SCCR_DFALCD00)
  260. #endif /* CCM_80MHz */
  261. /*-----------------------------------------------------------------------
  262. *
  263. * Interrupt Levels
  264. *-----------------------------------------------------------------------
  265. */
  266. #define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  267. /*-----------------------------------------------------------------------
  268. *
  269. *-----------------------------------------------------------------------
  270. *
  271. */
  272. #define CFG_DER 0
  273. /*
  274. * Init Memory Controller:
  275. *
  276. * BR0/1 and OR0/1 (FLASH)
  277. */
  278. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  279. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  280. /* used to re-map FLASH both when starting from SRAM or FLASH:
  281. * restrict access enough to keep SRAM working (if any)
  282. * but not too much to meddle with FLASH accesses
  283. */
  284. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  285. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  286. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  287. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  288. OR_SCY_5_CLK | OR_EHTR)
  289. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  290. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  291. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  292. #define CFG_OR1_REMAP CFG_OR0_REMAP
  293. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  294. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  295. /*
  296. * BR2 and OR2 (SDRAM)
  297. *
  298. */
  299. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  300. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  301. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  302. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  303. #define CFG_OR_TIMING_SDRAM 0x00000A00
  304. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  305. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  306. /*
  307. * BR3 and OR3 (CAN Controller)
  308. */
  309. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  310. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  311. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  312. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  313. BR_PS_8 | BR_MS_UPMB | BR_V )
  314. /*
  315. * BR4/OR4: PUMA Config
  316. *
  317. * Memory controller will be used in 2 modes:
  318. *
  319. * - "read" mode:
  320. * BR4: 0x10100801 OR4: 0xffff8520
  321. * - "load" mode (chip select on UPM B):
  322. * BR4: 0x101004c1 OR4: 0xffff8600
  323. *
  324. * Default initialization is in "read" mode
  325. */
  326. #define PUMA_CONF_BASE 0x10100000 /* PUMA Config */
  327. #define PUMA_CONF_OR_AM 0xFFFF8000 /* 32 kB */
  328. #define PUMA_CONF_LOAD_TIMING (OR_ACS_DIV2 | OR_SCY_2_CLK)
  329. #define PUMA_CONF_READ_TIMING (OR_G5LA | OR_BI | OR_SCY_2_CLK)
  330. #define PUMA_CONF_BR_LOAD ((PUMA_CONF_BASE & BR_BA_MSK) | \
  331. BR_PS_8 | BR_MS_UPMB | BR_V)
  332. #define PUMA_CONF_OR_LOAD (PUMA_CONF_OR_AM | PUMA_CONF_LOAD_TIMING)
  333. #define PUMA_CONF_BR_READ ((PUMA_CONF_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  334. #define PUMA_CONF_OR_READ (PUMA_CONF_OR_AM | PUMA_CONF_READ_TIMING)
  335. #define CFG_BR4_PRELIM PUMA_CONF_BR_READ
  336. #define CFG_OR4_PRELIM PUMA_CONF_OR_READ
  337. /*
  338. * BR5/OR5: PUMA: SMA Bus 8 Bit
  339. * BR5: 0x10200401 OR5: 0xffe0010a
  340. */
  341. #define PUMA_SMA8_BASE 0x10200000 /* PUMA SMA Bus 8 Bit */
  342. #define PUMA_SMA8_OR_AM 0xFFE00000 /* 2 MB */
  343. #define PUMA_SMA8_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  344. #define CFG_BR5_PRELIM ((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  345. #define CFG_OR5_PRELIM (PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)
  346. /*
  347. * BR6/OR6: PUMA: SMA Bus 16 Bit
  348. * BR6: 0x10600801 OR6: 0xffe0010a
  349. */
  350. #define PUMA_SMA16_BASE 0x10600000 /* PUMA SMA Bus 16 Bit */
  351. #define PUMA_SMA16_OR_AM 0xFFE00000 /* 2 MB */
  352. #define PUMA_SMA16_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  353. #define CFG_BR6_PRELIM ((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  354. #define CFG_OR6_PRELIM (PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)
  355. /*
  356. * BR7/OR7: PUMA: external Flash
  357. * BR7: 0x10a00801 OR7: 0xfe00010a
  358. */
  359. #define PUMA_FLASH_BASE 0x10A00000 /* PUMA external Flash */
  360. #define PUMA_FLASH_OR_AM 0xFE000000 /* 32 MB */
  361. #define PUMA_FLASH_TIMING (OR_BI | OR_SCY_0_CLK | OR_EHTR)
  362. #define CFG_BR7_PRELIM ((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  363. #define CFG_OR7_PRELIM (PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA)
  364. /*
  365. * Memory Periodic Timer Prescaler
  366. */
  367. /* periodic timer for refresh */
  368. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  369. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  370. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  371. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  372. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  373. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  374. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  375. /*
  376. * MAMR settings for SDRAM
  377. */
  378. /* 8 column SDRAM */
  379. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  380. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  381. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  382. /* 9 column SDRAM */
  383. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  384. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  385. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  386. /*
  387. * Internal Definitions
  388. *
  389. * Boot Flags
  390. */
  391. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  392. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  393. #endif /* __CONFIG_H */