smc911x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * SMSC LAN9[12]1[567] Network driver
  3. *
  4. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer <at> pengutronix.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #ifdef CONFIG_DRIVER_SMC911X
  26. #include <command.h>
  27. #include <net.h>
  28. #include <miiphy.h>
  29. #define mdelay(n) udelay((n)*1000)
  30. #define __REG(x) (*((volatile u32 *)(x)))
  31. /* Below are the register offsets and bit definitions
  32. * of the Lan911x memory space
  33. */
  34. #define RX_DATA_FIFO __REG(CONFIG_DRIVER_SMC911X_BASE + 0x00)
  35. #define TX_DATA_FIFO __REG(CONFIG_DRIVER_SMC911X_BASE + 0x20)
  36. #define TX_CMD_A_INT_ON_COMP (0x80000000)
  37. #define TX_CMD_A_INT_BUF_END_ALGN (0x03000000)
  38. #define TX_CMD_A_INT_4_BYTE_ALGN (0x00000000)
  39. #define TX_CMD_A_INT_16_BYTE_ALGN (0x01000000)
  40. #define TX_CMD_A_INT_32_BYTE_ALGN (0x02000000)
  41. #define TX_CMD_A_INT_DATA_OFFSET (0x001F0000)
  42. #define TX_CMD_A_INT_FIRST_SEG (0x00002000)
  43. #define TX_CMD_A_INT_LAST_SEG (0x00001000)
  44. #define TX_CMD_A_BUF_SIZE (0x000007FF)
  45. #define TX_CMD_B_PKT_TAG (0xFFFF0000)
  46. #define TX_CMD_B_ADD_CRC_DISABLE (0x00002000)
  47. #define TX_CMD_B_DISABLE_PADDING (0x00001000)
  48. #define TX_CMD_B_PKT_BYTE_LENGTH (0x000007FF)
  49. #define RX_STATUS_FIFO __REG(CONFIG_DRIVER_SMC911X_BASE + 0x40)
  50. #define RX_STS_PKT_LEN (0x3FFF0000)
  51. #define RX_STS_ES (0x00008000)
  52. #define RX_STS_BCST (0x00002000)
  53. #define RX_STS_LEN_ERR (0x00001000)
  54. #define RX_STS_RUNT_ERR (0x00000800)
  55. #define RX_STS_MCAST (0x00000400)
  56. #define RX_STS_TOO_LONG (0x00000080)
  57. #define RX_STS_COLL (0x00000040)
  58. #define RX_STS_ETH_TYPE (0x00000020)
  59. #define RX_STS_WDOG_TMT (0x00000010)
  60. #define RX_STS_MII_ERR (0x00000008)
  61. #define RX_STS_DRIBBLING (0x00000004)
  62. #define RX_STS_CRC_ERR (0x00000002)
  63. #define RX_STATUS_FIFO_PEEK __REG(CONFIG_DRIVER_SMC911X_BASE + 0x44)
  64. #define TX_STATUS_FIFO __REG(CONFIG_DRIVER_SMC911X_BASE + 0x48)
  65. #define TX_STS_TAG (0xFFFF0000)
  66. #define TX_STS_ES (0x00008000)
  67. #define TX_STS_LOC (0x00000800)
  68. #define TX_STS_NO_CARR (0x00000400)
  69. #define TX_STS_LATE_COLL (0x00000200)
  70. #define TX_STS_MANY_COLL (0x00000100)
  71. #define TX_STS_COLL_CNT (0x00000078)
  72. #define TX_STS_MANY_DEFER (0x00000004)
  73. #define TX_STS_UNDERRUN (0x00000002)
  74. #define TX_STS_DEFERRED (0x00000001)
  75. #define TX_STATUS_FIFO_PEEK __REG(CONFIG_DRIVER_SMC911X_BASE + 0x4C)
  76. #define ID_REV __REG(CONFIG_DRIVER_SMC911X_BASE + 0x50)
  77. #define ID_REV_CHIP_ID (0xFFFF0000) /* RO */
  78. #define ID_REV_REV_ID (0x0000FFFF) /* RO */
  79. #define INT_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0x54)
  80. #define INT_CFG_INT_DEAS (0xFF000000) /* R/W */
  81. #define INT_CFG_INT_DEAS_CLR (0x00004000)
  82. #define INT_CFG_INT_DEAS_STS (0x00002000)
  83. #define INT_CFG_IRQ_INT (0x00001000) /* RO */
  84. #define INT_CFG_IRQ_EN (0x00000100) /* R/W */
  85. #define INT_CFG_IRQ_POL (0x00000010) /* R/W Not Affected by SW Reset */
  86. #define INT_CFG_IRQ_TYPE (0x00000001) /* R/W Not Affected by SW Reset */
  87. #define INT_STS __REG(CONFIG_DRIVER_SMC911X_BASE + 0x58)
  88. #define INT_STS_SW_INT (0x80000000) /* R/WC */
  89. #define INT_STS_TXSTOP_INT (0x02000000) /* R/WC */
  90. #define INT_STS_RXSTOP_INT (0x01000000) /* R/WC */
  91. #define INT_STS_RXDFH_INT (0x00800000) /* R/WC */
  92. #define INT_STS_RXDF_INT (0x00400000) /* R/WC */
  93. #define INT_STS_TX_IOC (0x00200000) /* R/WC */
  94. #define INT_STS_RXD_INT (0x00100000) /* R/WC */
  95. #define INT_STS_GPT_INT (0x00080000) /* R/WC */
  96. #define INT_STS_PHY_INT (0x00040000) /* RO */
  97. #define INT_STS_PME_INT (0x00020000) /* R/WC */
  98. #define INT_STS_TXSO (0x00010000) /* R/WC */
  99. #define INT_STS_RWT (0x00008000) /* R/WC */
  100. #define INT_STS_RXE (0x00004000) /* R/WC */
  101. #define INT_STS_TXE (0x00002000) /* R/WC */
  102. /*#define INT_STS_ERX (0x00001000)*/ /* R/WC */
  103. #define INT_STS_TDFU (0x00000800) /* R/WC */
  104. #define INT_STS_TDFO (0x00000400) /* R/WC */
  105. #define INT_STS_TDFA (0x00000200) /* R/WC */
  106. #define INT_STS_TSFF (0x00000100) /* R/WC */
  107. #define INT_STS_TSFL (0x00000080) /* R/WC */
  108. /*#define INT_STS_RXDF (0x00000040)*/ /* R/WC */
  109. #define INT_STS_RDFO (0x00000040) /* R/WC */
  110. #define INT_STS_RDFL (0x00000020) /* R/WC */
  111. #define INT_STS_RSFF (0x00000010) /* R/WC */
  112. #define INT_STS_RSFL (0x00000008) /* R/WC */
  113. #define INT_STS_GPIO2_INT (0x00000004) /* R/WC */
  114. #define INT_STS_GPIO1_INT (0x00000002) /* R/WC */
  115. #define INT_STS_GPIO0_INT (0x00000001) /* R/WC */
  116. #define INT_EN __REG(CONFIG_DRIVER_SMC911X_BASE + 0x5C)
  117. #define INT_EN_SW_INT_EN (0x80000000) /* R/W */
  118. #define INT_EN_TXSTOP_INT_EN (0x02000000) /* R/W */
  119. #define INT_EN_RXSTOP_INT_EN (0x01000000) /* R/W */
  120. #define INT_EN_RXDFH_INT_EN (0x00800000) /* R/W */
  121. /*#define INT_EN_RXDF_INT_EN (0x00400000)*/ /* R/W */
  122. #define INT_EN_TIOC_INT_EN (0x00200000) /* R/W */
  123. #define INT_EN_RXD_INT_EN (0x00100000) /* R/W */
  124. #define INT_EN_GPT_INT_EN (0x00080000) /* R/W */
  125. #define INT_EN_PHY_INT_EN (0x00040000) /* R/W */
  126. #define INT_EN_PME_INT_EN (0x00020000) /* R/W */
  127. #define INT_EN_TXSO_EN (0x00010000) /* R/W */
  128. #define INT_EN_RWT_EN (0x00008000) /* R/W */
  129. #define INT_EN_RXE_EN (0x00004000) /* R/W */
  130. #define INT_EN_TXE_EN (0x00002000) /* R/W */
  131. /*#define INT_EN_ERX_EN (0x00001000)*/ /* R/W */
  132. #define INT_EN_TDFU_EN (0x00000800) /* R/W */
  133. #define INT_EN_TDFO_EN (0x00000400) /* R/W */
  134. #define INT_EN_TDFA_EN (0x00000200) /* R/W */
  135. #define INT_EN_TSFF_EN (0x00000100) /* R/W */
  136. #define INT_EN_TSFL_EN (0x00000080) /* R/W */
  137. /*#define INT_EN_RXDF_EN (0x00000040)*/ /* R/W */
  138. #define INT_EN_RDFO_EN (0x00000040) /* R/W */
  139. #define INT_EN_RDFL_EN (0x00000020) /* R/W */
  140. #define INT_EN_RSFF_EN (0x00000010) /* R/W */
  141. #define INT_EN_RSFL_EN (0x00000008) /* R/W */
  142. #define INT_EN_GPIO2_INT (0x00000004) /* R/W */
  143. #define INT_EN_GPIO1_INT (0x00000002) /* R/W */
  144. #define INT_EN_GPIO0_INT (0x00000001) /* R/W */
  145. #define BYTE_TEST __REG(CONFIG_DRIVER_SMC911X_BASE + 0x64)
  146. #define FIFO_INT __REG(CONFIG_DRIVER_SMC911X_BASE + 0x68)
  147. #define FIFO_INT_TX_AVAIL_LEVEL (0xFF000000) /* R/W */
  148. #define FIFO_INT_TX_STS_LEVEL (0x00FF0000) /* R/W */
  149. #define FIFO_INT_RX_AVAIL_LEVEL (0x0000FF00) /* R/W */
  150. #define FIFO_INT_RX_STS_LEVEL (0x000000FF) /* R/W */
  151. #define RX_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0x6C)
  152. #define RX_CFG_RX_END_ALGN (0xC0000000) /* R/W */
  153. #define RX_CFG_RX_END_ALGN4 (0x00000000) /* R/W */
  154. #define RX_CFG_RX_END_ALGN16 (0x40000000) /* R/W */
  155. #define RX_CFG_RX_END_ALGN32 (0x80000000) /* R/W */
  156. #define RX_CFG_RX_DMA_CNT (0x0FFF0000) /* R/W */
  157. #define RX_CFG_RX_DUMP (0x00008000) /* R/W */
  158. #define RX_CFG_RXDOFF (0x00001F00) /* R/W */
  159. /*#define RX_CFG_RXBAD (0x00000001)*/ /* R/W */
  160. #define TX_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0x70)
  161. /*#define TX_CFG_TX_DMA_LVL (0xE0000000)*/ /* R/W */
  162. /*#define TX_CFG_TX_DMA_CNT (0x0FFF0000)*/ /* R/W Self Clearing */
  163. #define TX_CFG_TXS_DUMP (0x00008000) /* Self Clearing */
  164. #define TX_CFG_TXD_DUMP (0x00004000) /* Self Clearing */
  165. #define TX_CFG_TXSAO (0x00000004) /* R/W */
  166. #define TX_CFG_TX_ON (0x00000002) /* R/W */
  167. #define TX_CFG_STOP_TX (0x00000001) /* Self Clearing */
  168. #define HW_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0x74)
  169. #define HW_CFG_TTM (0x00200000) /* R/W */
  170. #define HW_CFG_SF (0x00100000) /* R/W */
  171. #define HW_CFG_TX_FIF_SZ (0x000F0000) /* R/W */
  172. #define HW_CFG_TR (0x00003000) /* R/W */
  173. #define HW_CFG_PHY_CLK_SEL (0x00000060) /* R/W */
  174. #define HW_CFG_PHY_CLK_SEL_INT_PHY (0x00000000) /* R/W */
  175. #define HW_CFG_PHY_CLK_SEL_EXT_PHY (0x00000020) /* R/W */
  176. #define HW_CFG_PHY_CLK_SEL_CLK_DIS (0x00000040) /* R/W */
  177. #define HW_CFG_SMI_SEL (0x00000010) /* R/W */
  178. #define HW_CFG_EXT_PHY_DET (0x00000008) /* RO */
  179. #define HW_CFG_EXT_PHY_EN (0x00000004) /* R/W */
  180. #define HW_CFG_32_16_BIT_MODE (0x00000004) /* RO */
  181. #define HW_CFG_SRST_TO (0x00000002) /* RO */
  182. #define HW_CFG_SRST (0x00000001) /* Self Clearing */
  183. #define RX_DP_CTRL __REG(CONFIG_DRIVER_SMC911X_BASE + 0x78)
  184. #define RX_DP_CTRL_RX_FFWD (0x80000000) /* R/W */
  185. #define RX_DP_CTRL_FFWD_BUSY (0x80000000) /* RO */
  186. #define RX_FIFO_INF __REG(CONFIG_DRIVER_SMC911X_BASE + 0x7C)
  187. #define RX_FIFO_INF_RXSUSED (0x00FF0000) /* RO */
  188. #define RX_FIFO_INF_RXDUSED (0x0000FFFF) /* RO */
  189. #define TX_FIFO_INF __REG(CONFIG_DRIVER_SMC911X_BASE + 0x80)
  190. #define TX_FIFO_INF_TSUSED (0x00FF0000) /* RO */
  191. #define TX_FIFO_INF_TDFREE (0x0000FFFF) /* RO */
  192. #define PMT_CTRL __REG(CONFIG_DRIVER_SMC911X_BASE + 0x84)
  193. #define PMT_CTRL_PM_MODE (0x00003000) /* Self Clearing */
  194. #define PMT_CTRL_PHY_RST (0x00000400) /* Self Clearing */
  195. #define PMT_CTRL_WOL_EN (0x00000200) /* R/W */
  196. #define PMT_CTRL_ED_EN (0x00000100) /* R/W */
  197. #define PMT_CTRL_PME_TYPE (0x00000040) /* R/W Not Affected by SW Reset */
  198. #define PMT_CTRL_WUPS (0x00000030) /* R/WC */
  199. #define PMT_CTRL_WUPS_NOWAKE (0x00000000) /* R/WC */
  200. #define PMT_CTRL_WUPS_ED (0x00000010) /* R/WC */
  201. #define PMT_CTRL_WUPS_WOL (0x00000020) /* R/WC */
  202. #define PMT_CTRL_WUPS_MULTI (0x00000030) /* R/WC */
  203. #define PMT_CTRL_PME_IND (0x00000008) /* R/W */
  204. #define PMT_CTRL_PME_POL (0x00000004) /* R/W */
  205. #define PMT_CTRL_PME_EN (0x00000002) /* R/W Not Affected by SW Reset */
  206. #define PMT_CTRL_READY (0x00000001) /* RO */
  207. #define GPIO_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0x88)
  208. #define GPIO_CFG_LED3_EN (0x40000000) /* R/W */
  209. #define GPIO_CFG_LED2_EN (0x20000000) /* R/W */
  210. #define GPIO_CFG_LED1_EN (0x10000000) /* R/W */
  211. #define GPIO_CFG_GPIO2_INT_POL (0x04000000) /* R/W */
  212. #define GPIO_CFG_GPIO1_INT_POL (0x02000000) /* R/W */
  213. #define GPIO_CFG_GPIO0_INT_POL (0x01000000) /* R/W */
  214. #define GPIO_CFG_EEPR_EN (0x00700000) /* R/W */
  215. #define GPIO_CFG_GPIOBUF2 (0x00040000) /* R/W */
  216. #define GPIO_CFG_GPIOBUF1 (0x00020000) /* R/W */
  217. #define GPIO_CFG_GPIOBUF0 (0x00010000) /* R/W */
  218. #define GPIO_CFG_GPIODIR2 (0x00000400) /* R/W */
  219. #define GPIO_CFG_GPIODIR1 (0x00000200) /* R/W */
  220. #define GPIO_CFG_GPIODIR0 (0x00000100) /* R/W */
  221. #define GPIO_CFG_GPIOD4 (0x00000010) /* R/W */
  222. #define GPIO_CFG_GPIOD3 (0x00000008) /* R/W */
  223. #define GPIO_CFG_GPIOD2 (0x00000004) /* R/W */
  224. #define GPIO_CFG_GPIOD1 (0x00000002) /* R/W */
  225. #define GPIO_CFG_GPIOD0 (0x00000001) /* R/W */
  226. #define GPT_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0x8C)
  227. #define GPT_CFG_TIMER_EN (0x20000000) /* R/W */
  228. #define GPT_CFG_GPT_LOAD (0x0000FFFF) /* R/W */
  229. #define GPT_CNT __REG(CONFIG_DRIVER_SMC911X_BASE + 0x90)
  230. #define GPT_CNT_GPT_CNT (0x0000FFFF) /* RO */
  231. #define ENDIAN __REG(CONFIG_DRIVER_SMC911X_BASE + 0x98)
  232. #define FREE_RUN __REG(CONFIG_DRIVER_SMC911X_BASE + 0x9C)
  233. #define RX_DROP __REG(CONFIG_DRIVER_SMC911X_BASE + 0xA0)
  234. #define MAC_CSR_CMD __REG(CONFIG_DRIVER_SMC911X_BASE + 0xA4)
  235. #define MAC_CSR_CMD_CSR_BUSY (0x80000000) /* Self Clearing */
  236. #define MAC_CSR_CMD_R_NOT_W (0x40000000) /* R/W */
  237. #define MAC_CSR_CMD_CSR_ADDR (0x000000FF) /* R/W */
  238. #define MAC_CSR_DATA __REG(CONFIG_DRIVER_SMC911X_BASE + 0xA8)
  239. #define AFC_CFG __REG(CONFIG_DRIVER_SMC911X_BASE + 0xAC)
  240. #define AFC_CFG_AFC_HI (0x00FF0000) /* R/W */
  241. #define AFC_CFG_AFC_LO (0x0000FF00) /* R/W */
  242. #define AFC_CFG_BACK_DUR (0x000000F0) /* R/W */
  243. #define AFC_CFG_FCMULT (0x00000008) /* R/W */
  244. #define AFC_CFG_FCBRD (0x00000004) /* R/W */
  245. #define AFC_CFG_FCADD (0x00000002) /* R/W */
  246. #define AFC_CFG_FCANY (0x00000001) /* R/W */
  247. #define E2P_CMD __REG(CONFIG_DRIVER_SMC911X_BASE + 0xB0)
  248. #define E2P_CMD_EPC_BUSY (0x80000000) /* Self Clearing */
  249. #define E2P_CMD_EPC_CMD (0x70000000) /* R/W */
  250. #define E2P_CMD_EPC_CMD_READ (0x00000000) /* R/W */
  251. #define E2P_CMD_EPC_CMD_EWDS (0x10000000) /* R/W */
  252. #define E2P_CMD_EPC_CMD_EWEN (0x20000000) /* R/W */
  253. #define E2P_CMD_EPC_CMD_WRITE (0x30000000) /* R/W */
  254. #define E2P_CMD_EPC_CMD_WRAL (0x40000000) /* R/W */
  255. #define E2P_CMD_EPC_CMD_ERASE (0x50000000) /* R/W */
  256. #define E2P_CMD_EPC_CMD_ERAL (0x60000000) /* R/W */
  257. #define E2P_CMD_EPC_CMD_RELOAD (0x70000000) /* R/W */
  258. #define E2P_CMD_EPC_TIMEOUT (0x00000200) /* RO */
  259. #define E2P_CMD_MAC_ADDR_LOADED (0x00000100) /* RO */
  260. #define E2P_CMD_EPC_ADDR (0x000000FF) /* R/W */
  261. #define E2P_DATA __REG(CONFIG_DRIVER_SMC911X_BASE + 0xB4)
  262. #define E2P_DATA_EEPROM_DATA (0x000000FF) /* R/W */
  263. /* end of LAN register offsets and bit definitions */
  264. /* MAC Control and Status registers */
  265. #define MAC_CR (0x01) /* R/W */
  266. /* MAC_CR - MAC Control Register */
  267. #define MAC_CR_RXALL (0x80000000)
  268. /* TODO: delete this bit? It is not described in the data sheet. */
  269. #define MAC_CR_HBDIS (0x10000000)
  270. #define MAC_CR_RCVOWN (0x00800000)
  271. #define MAC_CR_LOOPBK (0x00200000)
  272. #define MAC_CR_FDPX (0x00100000)
  273. #define MAC_CR_MCPAS (0x00080000)
  274. #define MAC_CR_PRMS (0x00040000)
  275. #define MAC_CR_INVFILT (0x00020000)
  276. #define MAC_CR_PASSBAD (0x00010000)
  277. #define MAC_CR_HFILT (0x00008000)
  278. #define MAC_CR_HPFILT (0x00002000)
  279. #define MAC_CR_LCOLL (0x00001000)
  280. #define MAC_CR_BCAST (0x00000800)
  281. #define MAC_CR_DISRTY (0x00000400)
  282. #define MAC_CR_PADSTR (0x00000100)
  283. #define MAC_CR_BOLMT_MASK (0x000000C0)
  284. #define MAC_CR_DFCHK (0x00000020)
  285. #define MAC_CR_TXEN (0x00000008)
  286. #define MAC_CR_RXEN (0x00000004)
  287. #define ADDRH (0x02) /* R/W mask 0x0000FFFFUL */
  288. #define ADDRL (0x03) /* R/W mask 0xFFFFFFFFUL */
  289. #define HASHH (0x04) /* R/W */
  290. #define HASHL (0x05) /* R/W */
  291. #define MII_ACC (0x06) /* R/W */
  292. #define MII_ACC_PHY_ADDR (0x0000F800)
  293. #define MII_ACC_MIIRINDA (0x000007C0)
  294. #define MII_ACC_MII_WRITE (0x00000002)
  295. #define MII_ACC_MII_BUSY (0x00000001)
  296. #define MII_DATA (0x07) /* R/W mask 0x0000FFFFUL */
  297. #define FLOW (0x08) /* R/W */
  298. #define FLOW_FCPT (0xFFFF0000)
  299. #define FLOW_FCPASS (0x00000004)
  300. #define FLOW_FCEN (0x00000002)
  301. #define FLOW_FCBSY (0x00000001)
  302. #define VLAN1 (0x09) /* R/W mask 0x0000FFFFUL */
  303. #define VLAN1_VTI1 (0x0000ffff)
  304. #define VLAN2 (0x0A) /* R/W mask 0x0000FFFFUL */
  305. #define VLAN2_VTI2 (0x0000ffff)
  306. #define WUFF (0x0B) /* WO */
  307. #define WUCSR (0x0C) /* R/W */
  308. #define WUCSR_GUE (0x00000200)
  309. #define WUCSR_WUFR (0x00000040)
  310. #define WUCSR_MPR (0x00000020)
  311. #define WUCSR_WAKE_EN (0x00000004)
  312. #define WUCSR_MPEN (0x00000002)
  313. /* Chip ID values */
  314. #define CHIP_9115 0x115
  315. #define CHIP_9116 0x116
  316. #define CHIP_9117 0x117
  317. #define CHIP_9118 0x118
  318. #define CHIP_9215 0x115a
  319. #define CHIP_9216 0x116a
  320. #define CHIP_9217 0x117a
  321. #define CHIP_9218 0x118a
  322. struct chip_id {
  323. u16 id;
  324. char *name;
  325. };
  326. static const struct chip_id chip_ids[] = {
  327. { CHIP_9115, "LAN9115" },
  328. { CHIP_9116, "LAN9116" },
  329. { CHIP_9117, "LAN9117" },
  330. { CHIP_9118, "LAN9118" },
  331. { CHIP_9215, "LAN9215" },
  332. { CHIP_9216, "LAN9216" },
  333. { CHIP_9217, "LAN9217" },
  334. { CHIP_9218, "LAN9218" },
  335. { 0, NULL },
  336. };
  337. #define DRIVERNAME "smc911x"
  338. u32 smc911x_get_mac_csr(u8 reg)
  339. {
  340. while (MAC_CSR_CMD & MAC_CSR_CMD_CSR_BUSY);
  341. MAC_CSR_CMD = MAC_CSR_CMD_CSR_BUSY | MAC_CSR_CMD_R_NOT_W | reg;
  342. while (MAC_CSR_CMD & MAC_CSR_CMD_CSR_BUSY);
  343. return MAC_CSR_DATA;
  344. }
  345. void smc911x_set_mac_csr(u8 reg, u32 data)
  346. {
  347. while (MAC_CSR_CMD & MAC_CSR_CMD_CSR_BUSY);
  348. MAC_CSR_DATA = data;
  349. MAC_CSR_CMD = MAC_CSR_CMD_CSR_BUSY | reg;
  350. while (MAC_CSR_CMD & MAC_CSR_CMD_CSR_BUSY);
  351. }
  352. static int smx911x_handle_mac_address(bd_t *bd)
  353. {
  354. unsigned long addrh, addrl;
  355. unsigned char *m = bd->bi_enetaddr;
  356. /* if the environment has a valid mac address then use it */
  357. if ((m[0] | m[1] | m[2] | m[3] | m[4] | m[5])) {
  358. addrl = m[0] | m[1] << 8 | m[2] << 16 | m[3] << 24;
  359. addrh = m[4] | m[5] << 8;
  360. smc911x_set_mac_csr(ADDRH, addrh);
  361. smc911x_set_mac_csr(ADDRL, addrl);
  362. } else {
  363. /* if not, try to get one from the eeprom */
  364. addrh = smc911x_get_mac_csr(ADDRH);
  365. addrl = smc911x_get_mac_csr(ADDRL);
  366. m[0] = (addrl ) & 0xff;
  367. m[1] = (addrl >> 8 ) & 0xff;
  368. m[2] = (addrl >> 16 ) & 0xff;
  369. m[3] = (addrl >> 24 ) & 0xff;
  370. m[4] = (addrh ) & 0xff;
  371. m[5] = (addrh >> 8 ) & 0xff;
  372. /* we get 0xff when there is no eeprom connected */
  373. if ((m[0] & m[1] & m[2] & m[3] & m[4] & m[5]) == 0xff) {
  374. printf(DRIVERNAME ": no valid mac address in environment "
  375. "and no eeprom found\n");
  376. return -1;
  377. }
  378. }
  379. printf(DRIVERNAME ": MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
  380. m[0], m[1], m[2], m[3], m[4], m[5]);
  381. return 0;
  382. }
  383. static int smc911x_miiphy_read(u8 phy, u8 reg, u16 *val)
  384. {
  385. while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY);
  386. smc911x_set_mac_csr( MII_ACC, phy << 11 | reg << 6 | MII_ACC_MII_BUSY);
  387. while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY);
  388. *val = smc911x_get_mac_csr(MII_DATA);
  389. return 0;
  390. }
  391. static int smc911x_miiphy_write(u8 phy, u8 reg, u16 val)
  392. {
  393. while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY);
  394. smc911x_set_mac_csr(MII_DATA, val);
  395. smc911x_set_mac_csr(MII_ACC,
  396. phy << 11 | reg << 6 | MII_ACC_MII_BUSY | MII_ACC_MII_WRITE);
  397. while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY);
  398. return 0;
  399. }
  400. static int smc911x_phy_reset(void)
  401. {
  402. u32 reg;
  403. reg = PMT_CTRL;
  404. reg &= ~0xfffff030;
  405. reg |= PMT_CTRL_PHY_RST;
  406. PMT_CTRL = reg;
  407. mdelay(100);
  408. return 0;
  409. }
  410. static void smc911x_phy_configure(void)
  411. {
  412. int timeout;
  413. u16 status;
  414. smc911x_phy_reset();
  415. smc911x_miiphy_write(1, PHY_BMCR, PHY_BMCR_RESET);
  416. mdelay(1);
  417. smc911x_miiphy_write(1, PHY_ANAR, 0x01e1);
  418. smc911x_miiphy_write(1, PHY_BMCR, PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
  419. timeout = 5000;
  420. do {
  421. mdelay(1);
  422. if ((timeout--) == 0)
  423. goto err_out;
  424. if (smc911x_miiphy_read(1, PHY_BMSR, &status) != 0)
  425. goto err_out;
  426. } while (!(status & PHY_BMSR_LS));
  427. printf(DRIVERNAME ": phy initialized\n");
  428. return;
  429. err_out:
  430. printf(DRIVERNAME ": autonegotiation timed out\n");
  431. }
  432. static void smc911x_reset(void)
  433. {
  434. int timeout;
  435. /* Take out of PM setting first */
  436. if (PMT_CTRL & PMT_CTRL_READY) {
  437. /* Write to the bytetest will take out of powerdown */
  438. BYTE_TEST = 0x0;
  439. timeout = 10;
  440. while ( timeout-- && !(PMT_CTRL & PMT_CTRL_READY))
  441. udelay(10);
  442. if (!timeout) {
  443. printf(DRIVERNAME
  444. ": timeout waiting for PM restore\n");
  445. return;
  446. }
  447. }
  448. /* Disable interrupts */
  449. INT_EN = 0;
  450. HW_CFG = HW_CFG_SRST;
  451. timeout = 1000;
  452. while (timeout-- && E2P_CMD & E2P_CMD_EPC_BUSY)
  453. udelay(10);
  454. if(!timeout) {
  455. printf(DRIVERNAME ": reset timeout\n");
  456. return;
  457. }
  458. /* Reset the FIFO level and flow control settings */
  459. smc911x_set_mac_csr(FLOW, FLOW_FCPT | FLOW_FCEN);
  460. AFC_CFG = 0x0050287F;
  461. /* Set to LED outputs */
  462. GPIO_CFG = 0x70070000;
  463. }
  464. static void smc911x_enable(void)
  465. {
  466. /* Enable TX */
  467. HW_CFG = 8 << 16 | HW_CFG_SF;
  468. GPT_CFG = GPT_CFG_TIMER_EN | 10000;
  469. TX_CFG = TX_CFG_TX_ON;
  470. /* no padding to start of packets */
  471. RX_CFG = 0;
  472. smc911x_set_mac_csr(MAC_CR, MAC_CR_TXEN | MAC_CR_RXEN | MAC_CR_HBDIS);
  473. }
  474. int eth_init(bd_t *bd)
  475. {
  476. unsigned long val, i;
  477. printf(DRIVERNAME ": initializing\n");
  478. val = BYTE_TEST;
  479. if(val != 0x87654321) {
  480. printf(DRIVERNAME ": Invalid chip endian 0x08%x\n", val);
  481. goto err_out;
  482. }
  483. val = ID_REV >> 16;
  484. for(i = 0; chip_ids[i].id != 0; i++) {
  485. if (chip_ids[i].id == val) break;
  486. }
  487. if (!chip_ids[i].id) {
  488. printf(DRIVERNAME ": Unknown chip ID %04x\n", val);
  489. goto err_out;
  490. }
  491. printf(DRIVERNAME ": detected %s controller\n", chip_ids[i].name);
  492. smc911x_reset();
  493. /* Configure the PHY, initialize the link state */
  494. smc911x_phy_configure();
  495. if (smx911x_handle_mac_address(bd))
  496. goto err_out;
  497. /* Turn on Tx + Rx */
  498. smc911x_enable();
  499. return 0;
  500. err_out:
  501. return -1;
  502. }
  503. int eth_send(volatile void *packet, int length)
  504. {
  505. u32 *data = (u32*)packet;
  506. u32 tmplen;
  507. u32 status;
  508. TX_DATA_FIFO = TX_CMD_A_INT_FIRST_SEG | TX_CMD_A_INT_LAST_SEG | length;
  509. TX_DATA_FIFO = length;
  510. tmplen = (length + 3) / 4;
  511. while(tmplen--)
  512. TX_DATA_FIFO = *data++;
  513. /* wait for transmission */
  514. while (!((TX_FIFO_INF & TX_FIFO_INF_TSUSED) >> 16));
  515. /* get status. Ignore 'no carrier' error, it has no meaning for
  516. * full duplex operation
  517. */
  518. status = TX_STATUS_FIFO & (TX_STS_LOC | TX_STS_LATE_COLL |
  519. TX_STS_MANY_COLL | TX_STS_MANY_DEFER | TX_STS_UNDERRUN);
  520. if(!status)
  521. return 0;
  522. printf(DRIVERNAME ": failed to send packet: %s%s%s%s%s\n",
  523. status & TX_STS_LOC ? "TX_STS_LOC " : "",
  524. status & TX_STS_LATE_COLL ? "TX_STS_LATE_COLL " : "",
  525. status & TX_STS_MANY_COLL ? "TX_STS_MANY_COLL " : "",
  526. status & TX_STS_MANY_DEFER ? "TX_STS_MANY_DEFER " : "",
  527. status & TX_STS_UNDERRUN ? "TX_STS_UNDERRUN" : "");
  528. return -1;
  529. }
  530. void eth_halt(void)
  531. {
  532. smc911x_reset();
  533. }
  534. int eth_rx(void)
  535. {
  536. u32 *data = (u32 *)NetRxPackets[0];
  537. u32 pktlen, tmplen;
  538. u32 status;
  539. if((RX_FIFO_INF & RX_FIFO_INF_RXSUSED) >> 16) {
  540. status = RX_STATUS_FIFO;
  541. pktlen = (status & RX_STS_PKT_LEN) >> 16;
  542. RX_CFG = 0;
  543. tmplen = (pktlen + 2+ 3) / 4;
  544. while(tmplen--)
  545. *data++ = RX_DATA_FIFO;
  546. if(status & RX_STS_ES)
  547. printf(DRIVERNAME
  548. ": dropped bad packet. Status: 0x%08x\n",
  549. status);
  550. else
  551. NetReceive(NetRxPackets[0], pktlen);
  552. }
  553. return 0;
  554. }
  555. #endif /* CONFIG_DRIVER_SMC911X */