mpc8548cds.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * Copyright 2004, 2007 Freescale Semiconductor.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/immap_85xx.h>
  28. #include <asm/immap_fsl_pci.h>
  29. #include <spd_sdram.h>
  30. #include <miiphy.h>
  31. #include <libfdt.h>
  32. #include <fdt_support.h>
  33. #include "../common/cadmus.h"
  34. #include "../common/eeprom.h"
  35. #include "../common/via.h"
  36. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  37. extern void ddr_enable_ecc(unsigned int dram_size);
  38. #endif
  39. DECLARE_GLOBAL_DATA_PTR;
  40. void local_bus_init(void);
  41. void sdram_init(void);
  42. int checkboard (void)
  43. {
  44. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  45. volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR);
  46. /* PCI slot in USER bits CSR[6:7] by convention. */
  47. uint pci_slot = get_pci_slot ();
  48. uint cpu_board_rev = get_cpu_board_revision ();
  49. uint svr;
  50. printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
  51. get_board_version (), pci_slot);
  52. printf ("CPU Board Revision %d.%d (0x%04x)\n",
  53. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  54. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  55. /*
  56. * Initialize local bus.
  57. */
  58. local_bus_init ();
  59. svr = get_svr();
  60. /*
  61. * Fix CPU2 errata: A core hang possible while executing a
  62. * msync instruction and a snoopable transaction from an I/O
  63. * master tagged to make quick forward progress is present.
  64. * Fixed in Silicon Rev.2.1
  65. */
  66. if (!(SVR_MAJ(svr) >= 2 && SVR_MIN(svr) >= 1))
  67. ecm->eebpcr |= (1 << 16);
  68. /*
  69. * Hack TSEC 3 and 4 IO voltages.
  70. */
  71. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  72. ecm->eedr = 0xffffffff; /* clear ecm errors */
  73. ecm->eeer = 0xffffffff; /* enable ecm errors */
  74. return 0;
  75. }
  76. long int
  77. initdram(int board_type)
  78. {
  79. long dram_size = 0;
  80. puts("Initializing\n");
  81. #if defined(CONFIG_DDR_DLL)
  82. {
  83. /*
  84. * Work around to stabilize DDR DLL MSYNC_IN.
  85. * Errata DDR9 seems to have been fixed.
  86. * This is now the workaround for Errata DDR11:
  87. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  88. */
  89. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  90. gur->ddrdllcr = 0x81000000;
  91. asm("sync;isync;msync");
  92. udelay(200);
  93. }
  94. #endif
  95. dram_size = spd_sdram();
  96. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  97. /*
  98. * Initialize and enable DDR ECC.
  99. */
  100. ddr_enable_ecc(dram_size);
  101. #endif
  102. /*
  103. * SDRAM Initialization
  104. */
  105. sdram_init();
  106. puts(" DDR: ");
  107. return dram_size;
  108. }
  109. /*
  110. * Initialize Local Bus
  111. */
  112. void
  113. local_bus_init(void)
  114. {
  115. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  116. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  117. uint clkdiv;
  118. uint lbc_hz;
  119. sys_info_t sysinfo;
  120. get_sys_info(&sysinfo);
  121. clkdiv = (lbc->lcrr & 0x0f) * 2;
  122. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  123. gur->lbiuiplldcr1 = 0x00078080;
  124. if (clkdiv == 16) {
  125. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  126. } else if (clkdiv == 8) {
  127. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  128. } else if (clkdiv == 4) {
  129. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  130. }
  131. lbc->lcrr |= 0x00030000;
  132. asm("sync;isync;msync");
  133. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  134. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  135. }
  136. /*
  137. * Initialize SDRAM memory on the Local Bus.
  138. */
  139. void
  140. sdram_init(void)
  141. {
  142. #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
  143. uint idx;
  144. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  145. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  146. uint cpu_board_rev;
  147. uint lsdmr_common;
  148. puts(" SDRAM: ");
  149. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  150. /*
  151. * Setup SDRAM Base and Option Registers
  152. */
  153. lbc->or2 = CFG_OR2_PRELIM;
  154. asm("msync");
  155. lbc->br2 = CFG_BR2_PRELIM;
  156. asm("msync");
  157. lbc->lbcr = CFG_LBC_LBCR;
  158. asm("msync");
  159. lbc->lsrt = CFG_LBC_LSRT;
  160. lbc->mrtpr = CFG_LBC_MRTPR;
  161. asm("msync");
  162. /*
  163. * MPC8548 uses "new" 15-16 style addressing.
  164. */
  165. cpu_board_rev = get_cpu_board_revision();
  166. lsdmr_common = CFG_LBC_LSDMR_COMMON;
  167. lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
  168. /*
  169. * Issue PRECHARGE ALL command.
  170. */
  171. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
  172. asm("sync;msync");
  173. *sdram_addr = 0xff;
  174. ppcDcbf((unsigned long) sdram_addr);
  175. udelay(100);
  176. /*
  177. * Issue 8 AUTO REFRESH commands.
  178. */
  179. for (idx = 0; idx < 8; idx++) {
  180. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
  181. asm("sync;msync");
  182. *sdram_addr = 0xff;
  183. ppcDcbf((unsigned long) sdram_addr);
  184. udelay(100);
  185. }
  186. /*
  187. * Issue 8 MODE-set command.
  188. */
  189. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
  190. asm("sync;msync");
  191. *sdram_addr = 0xff;
  192. ppcDcbf((unsigned long) sdram_addr);
  193. udelay(100);
  194. /*
  195. * Issue NORMAL OP command.
  196. */
  197. lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
  198. asm("sync;msync");
  199. *sdram_addr = 0xff;
  200. ppcDcbf((unsigned long) sdram_addr);
  201. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  202. #endif /* enable SDRAM init */
  203. }
  204. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  205. /* For some reason the Tundra PCI bridge shows up on itself as a
  206. * different device. Work around that by refusing to configure it.
  207. */
  208. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  209. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  210. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  211. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  212. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  213. mpc85xx_config_via_usbide, {0,0,0}},
  214. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  215. mpc85xx_config_via_usb, {0,0,0}},
  216. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  217. mpc85xx_config_via_usb2, {0,0,0}},
  218. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  219. mpc85xx_config_via_power, {0,0,0}},
  220. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  221. mpc85xx_config_via_ac97, {0,0,0}},
  222. {},
  223. };
  224. static struct pci_controller pci1_hose = {
  225. config_table: pci_mpc85xxcds_config_table};
  226. #endif /* CONFIG_PCI */
  227. #ifdef CONFIG_PCI2
  228. static struct pci_controller pci2_hose;
  229. #endif /* CONFIG_PCI2 */
  230. #ifdef CONFIG_PCIE1
  231. static struct pci_controller pcie1_hose;
  232. #endif /* CONFIG_PCIE1 */
  233. int first_free_busno=0;
  234. void
  235. pci_init_board(void)
  236. {
  237. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  238. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  239. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  240. #ifdef CONFIG_PCI1
  241. {
  242. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
  243. extern void fsl_pci_init(struct pci_controller *hose);
  244. struct pci_controller *hose = &pci1_hose;
  245. struct pci_config_table *table;
  246. uint pci_32 = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  247. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  248. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  249. uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
  250. uint pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  251. if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
  252. printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
  253. (pci_32) ? 32 : 64,
  254. (pci_speed == 33333000) ? "33" :
  255. (pci_speed == 66666000) ? "66" : "unknown",
  256. pci_clk_sel ? "sync" : "async",
  257. pci_agent ? "agent" : "host",
  258. pci_arb ? "arbiter" : "external-arbiter"
  259. );
  260. /* inbound */
  261. pci_set_region(hose->regions + 0,
  262. CFG_PCI_MEMORY_BUS,
  263. CFG_PCI_MEMORY_PHYS,
  264. CFG_PCI_MEMORY_SIZE,
  265. PCI_REGION_MEM | PCI_REGION_MEMORY);
  266. /* outbound memory */
  267. pci_set_region(hose->regions + 1,
  268. CFG_PCI1_MEM_BASE,
  269. CFG_PCI1_MEM_PHYS,
  270. CFG_PCI1_MEM_SIZE,
  271. PCI_REGION_MEM);
  272. /* outbound io */
  273. pci_set_region(hose->regions + 2,
  274. CFG_PCI1_IO_BASE,
  275. CFG_PCI1_IO_PHYS,
  276. CFG_PCI1_IO_SIZE,
  277. PCI_REGION_IO);
  278. hose->region_count = 3;
  279. /* relocate config table pointers */
  280. hose->config_table = \
  281. (struct pci_config_table *)((uint)hose->config_table + gd->reloc_off);
  282. for (table = hose->config_table; table && table->vendor; table++)
  283. table->config_device += gd->reloc_off;
  284. hose->first_busno=first_free_busno;
  285. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  286. fsl_pci_init(hose);
  287. first_free_busno=hose->last_busno+1;
  288. printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
  289. #ifdef CONFIG_PCIX_CHECK
  290. if (!(gur->pordevsr & PORDEVSR_PCI)) {
  291. /* PCI-X init */
  292. if (CONFIG_SYS_CLK_FREQ < 66000000)
  293. printf("PCI-X will only work at 66 MHz\n");
  294. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  295. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  296. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  297. }
  298. #endif
  299. } else {
  300. printf (" PCI: disabled\n");
  301. }
  302. }
  303. #else
  304. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  305. #endif
  306. #ifdef CONFIG_PCI2
  307. {
  308. uint pci2_clk_sel = gur->porpllsr & 0x4000; /* PORPLLSR[17] */
  309. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  310. if (pci_dual) {
  311. printf (" PCI2: 32 bit, 66 MHz, %s\n",
  312. pci2_clk_sel ? "sync" : "async");
  313. } else {
  314. printf (" PCI2: disabled\n");
  315. }
  316. }
  317. #else
  318. gur->devdisr |= MPC85xx_DEVDISR_PCI2; /* disable */
  319. #endif /* CONFIG_PCI2 */
  320. #ifdef CONFIG_PCIE1
  321. {
  322. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
  323. extern void fsl_pci_init(struct pci_controller *hose);
  324. struct pci_controller *hose = &pcie1_hose;
  325. int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
  326. int pcie_configured = io_sel >= 1;
  327. if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
  328. printf ("\n PCIE connected to slot as %s (base address %x)",
  329. pcie_ep ? "End Point" : "Root Complex",
  330. (uint)pci);
  331. if (pci->pme_msg_det) {
  332. pci->pme_msg_det = 0xffffffff;
  333. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  334. }
  335. printf ("\n");
  336. /* inbound */
  337. pci_set_region(hose->regions + 0,
  338. CFG_PCI_MEMORY_BUS,
  339. CFG_PCI_MEMORY_PHYS,
  340. CFG_PCI_MEMORY_SIZE,
  341. PCI_REGION_MEM | PCI_REGION_MEMORY);
  342. /* outbound memory */
  343. pci_set_region(hose->regions + 1,
  344. CFG_PCIE1_MEM_BASE,
  345. CFG_PCIE1_MEM_PHYS,
  346. CFG_PCIE1_MEM_SIZE,
  347. PCI_REGION_MEM);
  348. /* outbound io */
  349. pci_set_region(hose->regions + 2,
  350. CFG_PCIE1_IO_BASE,
  351. CFG_PCIE1_IO_PHYS,
  352. CFG_PCIE1_IO_SIZE,
  353. PCI_REGION_IO);
  354. hose->region_count = 3;
  355. hose->first_busno=first_free_busno;
  356. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  357. fsl_pci_init(hose);
  358. printf ("PCIE on bus %d - %d\n",hose->first_busno,hose->last_busno);
  359. first_free_busno=hose->last_busno+1;
  360. } else {
  361. printf (" PCIE: disabled\n");
  362. }
  363. }
  364. #else
  365. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  366. #endif
  367. }
  368. int last_stage_init(void)
  369. {
  370. unsigned short temp;
  371. /* Change the resistors for the PHY */
  372. /* This is needed to get the RGMII working for the 1.3+
  373. * CDS cards */
  374. if (get_board_version() == 0x13) {
  375. miiphy_write(CONFIG_TSEC1_NAME,
  376. TSEC1_PHY_ADDR, 29, 18);
  377. miiphy_read(CONFIG_TSEC1_NAME,
  378. TSEC1_PHY_ADDR, 30, &temp);
  379. temp = (temp & 0xf03f);
  380. temp |= 2 << 9; /* 36 ohm */
  381. temp |= 2 << 6; /* 39 ohm */
  382. miiphy_write(CONFIG_TSEC1_NAME,
  383. TSEC1_PHY_ADDR, 30, temp);
  384. miiphy_write(CONFIG_TSEC1_NAME,
  385. TSEC1_PHY_ADDR, 29, 3);
  386. miiphy_write(CONFIG_TSEC1_NAME,
  387. TSEC1_PHY_ADDR, 30, 0x8000);
  388. }
  389. return 0;
  390. }
  391. #if defined(CONFIG_OF_BOARD_SETUP)
  392. void
  393. ft_pci_setup(void *blob, bd_t *bd)
  394. {
  395. int node, tmp[2];
  396. const char *path;
  397. node = fdt_path_offset(blob, "/aliases");
  398. tmp[0] = 0;
  399. if (node >= 0) {
  400. #ifdef CONFIG_PCI1
  401. path = fdt_getprop(blob, node, "pci0", NULL);
  402. if (path) {
  403. tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
  404. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  405. }
  406. #endif
  407. #ifdef CONFIG_PCIE1
  408. path = fdt_getprop(blob, node, "pci1", NULL);
  409. if (path) {
  410. tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno;
  411. do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
  412. }
  413. #endif
  414. }
  415. }
  416. #endif