fec.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * This file is based on mpc4200fec.c,
  6. * (C) Copyright Motorola, Inc., 2000
  7. */
  8. #include <common.h>
  9. #include <mpc5xxx.h>
  10. #include <malloc.h>
  11. #include <net.h>
  12. #include <miiphy.h>
  13. #include "sdma.h"
  14. #include "fec.h"
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /* #define DEBUG 0x28 */
  17. #if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(CONFIG_NET_MULTI) && \
  18. defined(CONFIG_MPC5xxx_FEC)
  19. #if !(defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII))
  20. #error "CONFIG_MII has to be defined!"
  21. #endif
  22. #if (DEBUG & 0x60)
  23. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  24. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  25. #endif /* DEBUG */
  26. #if (DEBUG & 0x40)
  27. static uint32 local_crc32(char *string, unsigned int crc_value, int len);
  28. #endif
  29. typedef struct {
  30. uint8 data[1500]; /* actual data */
  31. int length; /* actual length */
  32. int used; /* buffer in use or not */
  33. uint8 head[16]; /* MAC header(6 + 6 + 2) + 2(aligned) */
  34. } NBUF;
  35. int fec5xxx_miiphy_read(char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal);
  36. int fec5xxx_miiphy_write(char *devname, uint8 phyAddr, uint8 regAddr, uint16 data);
  37. /********************************************************************/
  38. #if (DEBUG & 0x2)
  39. static void mpc5xxx_fec_phydump (char *devname)
  40. {
  41. uint16 phyStatus, i;
  42. uint8 phyAddr = CONFIG_PHY_ADDR;
  43. uint8 reg_mask[] = {
  44. #if CONFIG_PHY_TYPE == 0x79c874 /* AMD Am79C874 */
  45. /* regs to print: 0...7, 16...19, 21, 23, 24 */
  46. 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0,
  47. 1, 1, 1, 1, 0, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  48. #else
  49. /* regs to print: 0...8, 16...20 */
  50. 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  51. 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  52. #endif
  53. };
  54. for (i = 0; i < 32; i++) {
  55. if (reg_mask[i]) {
  56. miiphy_read(devname, phyAddr, i, &phyStatus);
  57. printf("Mii reg %d: 0x%04x\n", i, phyStatus);
  58. }
  59. }
  60. }
  61. #endif
  62. /********************************************************************/
  63. static int mpc5xxx_fec_rbd_init(mpc5xxx_fec_priv *fec)
  64. {
  65. int ix;
  66. char *data;
  67. static int once = 0;
  68. for (ix = 0; ix < FEC_RBD_NUM; ix++) {
  69. if (!once) {
  70. data = (char *)malloc(FEC_MAX_PKT_SIZE);
  71. if (data == NULL) {
  72. printf ("RBD INIT FAILED\n");
  73. return -1;
  74. }
  75. fec->rbdBase[ix].dataPointer = (uint32)data;
  76. }
  77. fec->rbdBase[ix].status = FEC_RBD_EMPTY;
  78. fec->rbdBase[ix].dataLength = 0;
  79. }
  80. once ++;
  81. /*
  82. * have the last RBD to close the ring
  83. */
  84. fec->rbdBase[ix - 1].status |= FEC_RBD_WRAP;
  85. fec->rbdIndex = 0;
  86. return 0;
  87. }
  88. /********************************************************************/
  89. static void mpc5xxx_fec_tbd_init(mpc5xxx_fec_priv *fec)
  90. {
  91. int ix;
  92. for (ix = 0; ix < FEC_TBD_NUM; ix++) {
  93. fec->tbdBase[ix].status = 0;
  94. }
  95. /*
  96. * Have the last TBD to close the ring
  97. */
  98. fec->tbdBase[ix - 1].status |= FEC_TBD_WRAP;
  99. /*
  100. * Initialize some indices
  101. */
  102. fec->tbdIndex = 0;
  103. fec->usedTbdIndex = 0;
  104. fec->cleanTbdNum = FEC_TBD_NUM;
  105. }
  106. /********************************************************************/
  107. static void mpc5xxx_fec_rbd_clean(mpc5xxx_fec_priv *fec, volatile FEC_RBD * pRbd)
  108. {
  109. /*
  110. * Reset buffer descriptor as empty
  111. */
  112. if ((fec->rbdIndex) == (FEC_RBD_NUM - 1))
  113. pRbd->status = (FEC_RBD_WRAP | FEC_RBD_EMPTY);
  114. else
  115. pRbd->status = FEC_RBD_EMPTY;
  116. pRbd->dataLength = 0;
  117. /*
  118. * Now, we have an empty RxBD, restart the SmartDMA receive task
  119. */
  120. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  121. /*
  122. * Increment BD count
  123. */
  124. fec->rbdIndex = (fec->rbdIndex + 1) % FEC_RBD_NUM;
  125. }
  126. /********************************************************************/
  127. static void mpc5xxx_fec_tbd_scrub(mpc5xxx_fec_priv *fec)
  128. {
  129. volatile FEC_TBD *pUsedTbd;
  130. #if (DEBUG & 0x1)
  131. printf ("tbd_scrub: fec->cleanTbdNum = %d, fec->usedTbdIndex = %d\n",
  132. fec->cleanTbdNum, fec->usedTbdIndex);
  133. #endif
  134. /*
  135. * process all the consumed TBDs
  136. */
  137. while (fec->cleanTbdNum < FEC_TBD_NUM) {
  138. pUsedTbd = &fec->tbdBase[fec->usedTbdIndex];
  139. if (pUsedTbd->status & FEC_TBD_READY) {
  140. #if (DEBUG & 0x20)
  141. printf("Cannot clean TBD %d, in use\n", fec->cleanTbdNum);
  142. #endif
  143. return;
  144. }
  145. /*
  146. * clean this buffer descriptor
  147. */
  148. if (fec->usedTbdIndex == (FEC_TBD_NUM - 1))
  149. pUsedTbd->status = FEC_TBD_WRAP;
  150. else
  151. pUsedTbd->status = 0;
  152. /*
  153. * update some indeces for a correct handling of the TBD ring
  154. */
  155. fec->cleanTbdNum++;
  156. fec->usedTbdIndex = (fec->usedTbdIndex + 1) % FEC_TBD_NUM;
  157. }
  158. }
  159. /********************************************************************/
  160. static void mpc5xxx_fec_set_hwaddr(mpc5xxx_fec_priv *fec, char *mac)
  161. {
  162. uint8 currByte; /* byte for which to compute the CRC */
  163. int byte; /* loop - counter */
  164. int bit; /* loop - counter */
  165. uint32 crc = 0xffffffff; /* initial value */
  166. /*
  167. * The algorithm used is the following:
  168. * we loop on each of the six bytes of the provided address,
  169. * and we compute the CRC by left-shifting the previous
  170. * value by one position, so that each bit in the current
  171. * byte of the address may contribute the calculation. If
  172. * the latter and the MSB in the CRC are different, then
  173. * the CRC value so computed is also ex-ored with the
  174. * "polynomium generator". The current byte of the address
  175. * is also shifted right by one bit at each iteration.
  176. * This is because the CRC generatore in hardware is implemented
  177. * as a shift-register with as many ex-ores as the radixes
  178. * in the polynomium. This suggests that we represent the
  179. * polynomiumm itself as a 32-bit constant.
  180. */
  181. for (byte = 0; byte < 6; byte++) {
  182. currByte = mac[byte];
  183. for (bit = 0; bit < 8; bit++) {
  184. if ((currByte & 0x01) ^ (crc & 0x01)) {
  185. crc >>= 1;
  186. crc = crc ^ 0xedb88320;
  187. } else {
  188. crc >>= 1;
  189. }
  190. currByte >>= 1;
  191. }
  192. }
  193. crc = crc >> 26;
  194. /*
  195. * Set individual hash table register
  196. */
  197. if (crc >= 32) {
  198. fec->eth->iaddr1 = (1 << (crc - 32));
  199. fec->eth->iaddr2 = 0;
  200. } else {
  201. fec->eth->iaddr1 = 0;
  202. fec->eth->iaddr2 = (1 << crc);
  203. }
  204. /*
  205. * Set physical address
  206. */
  207. fec->eth->paddr1 = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
  208. fec->eth->paddr2 = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
  209. }
  210. /********************************************************************/
  211. static int mpc5xxx_fec_init(struct eth_device *dev, bd_t * bis)
  212. {
  213. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  214. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  215. #if (DEBUG & 0x1)
  216. printf ("mpc5xxx_fec_init... Begin\n");
  217. #endif
  218. /*
  219. * Initialize RxBD/TxBD rings
  220. */
  221. mpc5xxx_fec_rbd_init(fec);
  222. mpc5xxx_fec_tbd_init(fec);
  223. /*
  224. * Clear FEC-Lite interrupt event register(IEVENT)
  225. */
  226. fec->eth->ievent = 0xffffffff;
  227. /*
  228. * Set interrupt mask register
  229. */
  230. fec->eth->imask = 0x00000000;
  231. /*
  232. * Set FEC-Lite receive control register(R_CNTRL):
  233. */
  234. if (fec->xcv_type == SEVENWIRE) {
  235. /*
  236. * Frame length=1518; 7-wire mode
  237. */
  238. fec->eth->r_cntrl = 0x05ee0020; /*0x05ee0000;FIXME */
  239. } else {
  240. /*
  241. * Frame length=1518; MII mode;
  242. */
  243. fec->eth->r_cntrl = 0x05ee0024; /*0x05ee0004;FIXME */
  244. }
  245. fec->eth->x_cntrl = 0x00000000; /* half-duplex, heartbeat disabled */
  246. if (fec->xcv_type != SEVENWIRE) {
  247. /*
  248. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  249. * and do not drop the Preamble.
  250. */
  251. fec->eth->mii_speed = (((gd->ipb_clk >> 20) / 5) << 1); /* No MII for 7-wire mode */
  252. }
  253. /*
  254. * Set Opcode/Pause Duration Register
  255. */
  256. fec->eth->op_pause = 0x00010020; /*FIXME0xffff0020; */
  257. /*
  258. * Set Rx FIFO alarm and granularity value
  259. */
  260. fec->eth->rfifo_cntrl = 0x0c000000
  261. | (fec->eth->rfifo_cntrl & ~0x0f000000);
  262. fec->eth->rfifo_alarm = 0x0000030c;
  263. #if (DEBUG & 0x22)
  264. if (fec->eth->rfifo_status & 0x00700000 ) {
  265. printf("mpc5xxx_fec_init() RFIFO error\n");
  266. }
  267. #endif
  268. /*
  269. * Set Tx FIFO granularity value
  270. */
  271. fec->eth->tfifo_cntrl = 0x0c000000
  272. | (fec->eth->tfifo_cntrl & ~0x0f000000);
  273. #if (DEBUG & 0x2)
  274. printf("tfifo_status: 0x%08x\n", fec->eth->tfifo_status);
  275. printf("tfifo_alarm: 0x%08x\n", fec->eth->tfifo_alarm);
  276. #endif
  277. /*
  278. * Set transmit fifo watermark register(X_WMRK), default = 64
  279. */
  280. fec->eth->tfifo_alarm = 0x00000080;
  281. fec->eth->x_wmrk = 0x2;
  282. /*
  283. * Set individual address filter for unicast address
  284. * and set physical address registers.
  285. */
  286. mpc5xxx_fec_set_hwaddr(fec, (char *)dev->enetaddr);
  287. /*
  288. * Set multicast address filter
  289. */
  290. fec->eth->gaddr1 = 0x00000000;
  291. fec->eth->gaddr2 = 0x00000000;
  292. /*
  293. * Turn ON cheater FSM: ????
  294. */
  295. fec->eth->xmit_fsm = 0x03000000;
  296. #if defined(CONFIG_MPC5200)
  297. /*
  298. * Turn off COMM bus prefetch in the MGT5200 BestComm. It doesn't
  299. * work w/ the current receive task.
  300. */
  301. sdma->PtdCntrl |= 0x00000001;
  302. #endif
  303. /*
  304. * Set priority of different initiators
  305. */
  306. sdma->IPR0 = 7; /* always */
  307. sdma->IPR3 = 6; /* Eth RX */
  308. sdma->IPR4 = 5; /* Eth Tx */
  309. /*
  310. * Clear SmartDMA task interrupt pending bits
  311. */
  312. SDMA_CLEAR_IEVENT(FEC_RECV_TASK_NO);
  313. /*
  314. * Initialize SmartDMA parameters stored in SRAM
  315. */
  316. *(volatile int *)FEC_TBD_BASE = (int)fec->tbdBase;
  317. *(volatile int *)FEC_RBD_BASE = (int)fec->rbdBase;
  318. *(volatile int *)FEC_TBD_NEXT = (int)fec->tbdBase;
  319. *(volatile int *)FEC_RBD_NEXT = (int)fec->rbdBase;
  320. /*
  321. * Enable FEC-Lite controller
  322. */
  323. fec->eth->ecntrl |= 0x00000006;
  324. #if (DEBUG & 0x2)
  325. if (fec->xcv_type != SEVENWIRE)
  326. mpc5xxx_fec_phydump (dev->name);
  327. #endif
  328. /*
  329. * Enable SmartDMA receive task
  330. */
  331. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  332. #if (DEBUG & 0x1)
  333. printf("mpc5xxx_fec_init... Done \n");
  334. #endif
  335. return 1;
  336. }
  337. /********************************************************************/
  338. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis)
  339. {
  340. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  341. const uint8 phyAddr = CONFIG_PHY_ADDR; /* Only one PHY */
  342. #if (DEBUG & 0x1)
  343. printf ("mpc5xxx_fec_init_phy... Begin\n");
  344. #endif
  345. /*
  346. * Initialize GPIO pins
  347. */
  348. if (fec->xcv_type == SEVENWIRE) {
  349. /* 10MBit with 7-wire operation */
  350. #if defined(CONFIG_TOTAL5200)
  351. /* 7-wire and USB2 on Ethernet */
  352. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00030000;
  353. #else /* !CONFIG_TOTAL5200 */
  354. /* 7-wire only */
  355. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00020000;
  356. #endif /* CONFIG_TOTAL5200 */
  357. } else {
  358. /* 100MBit with MD operation */
  359. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00050000;
  360. }
  361. /*
  362. * Clear FEC-Lite interrupt event register(IEVENT)
  363. */
  364. fec->eth->ievent = 0xffffffff;
  365. /*
  366. * Set interrupt mask register
  367. */
  368. fec->eth->imask = 0x00000000;
  369. if (fec->xcv_type != SEVENWIRE) {
  370. /*
  371. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  372. * and do not drop the Preamble.
  373. */
  374. fec->eth->mii_speed = (((gd->ipb_clk >> 20) / 5) << 1); /* No MII for 7-wire mode */
  375. }
  376. if (fec->xcv_type != SEVENWIRE) {
  377. /*
  378. * Initialize PHY(LXT971A):
  379. *
  380. * Generally, on power up, the LXT971A reads its configuration
  381. * pins to check for forced operation, If not cofigured for
  382. * forced operation, it uses auto-negotiation/parallel detection
  383. * to automatically determine line operating conditions.
  384. * If the PHY device on the other side of the link supports
  385. * auto-negotiation, the LXT971A auto-negotiates with it
  386. * using Fast Link Pulse(FLP) Bursts. If the PHY partner does not
  387. * support auto-negotiation, the LXT971A automatically detects
  388. * the presence of either link pulses(10Mbps PHY) or Idle
  389. * symbols(100Mbps) and sets its operating conditions accordingly.
  390. *
  391. * When auto-negotiation is controlled by software, the following
  392. * steps are recommended.
  393. *
  394. * Note:
  395. * The physical address is dependent on hardware configuration.
  396. *
  397. */
  398. int timeout = 1;
  399. uint16 phyStatus;
  400. /*
  401. * Reset PHY, then delay 300ns
  402. */
  403. miiphy_write(dev->name, phyAddr, 0x0, 0x8000);
  404. udelay(1000);
  405. if (fec->xcv_type == MII10) {
  406. /*
  407. * Force 10Base-T, FDX operation
  408. */
  409. #if (DEBUG & 0x2)
  410. printf("Forcing 10 Mbps ethernet link... ");
  411. #endif
  412. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  413. /*
  414. miiphy_write(dev->name, fec, phyAddr, 0x0, 0x0100);
  415. */
  416. miiphy_write(dev->name, phyAddr, 0x0, 0x0180);
  417. timeout = 20;
  418. do { /* wait for link status to go down */
  419. udelay(10000);
  420. if ((timeout--) == 0) {
  421. #if (DEBUG & 0x2)
  422. printf("hmmm, should not have waited...");
  423. #endif
  424. break;
  425. }
  426. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  427. #if (DEBUG & 0x2)
  428. printf("=");
  429. #endif
  430. } while ((phyStatus & 0x0004)); /* !link up */
  431. timeout = 1000;
  432. do { /* wait for link status to come back up */
  433. udelay(10000);
  434. if ((timeout--) == 0) {
  435. printf("failed. Link is down.\n");
  436. break;
  437. }
  438. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  439. #if (DEBUG & 0x2)
  440. printf("+");
  441. #endif
  442. } while (!(phyStatus & 0x0004)); /* !link up */
  443. #if (DEBUG & 0x2)
  444. printf ("done.\n");
  445. #endif
  446. } else { /* MII100 */
  447. /*
  448. * Set the auto-negotiation advertisement register bits
  449. */
  450. miiphy_write(dev->name, phyAddr, 0x4, 0x01e1);
  451. /*
  452. * Set MDIO bit 0.12 = 1(&& bit 0.9=1?) to enable auto-negotiation
  453. */
  454. miiphy_write(dev->name, phyAddr, 0x0, 0x1200);
  455. /*
  456. * Wait for AN completion
  457. */
  458. timeout = 5000;
  459. do {
  460. udelay(1000);
  461. if ((timeout--) == 0) {
  462. #if (DEBUG & 0x2)
  463. printf("PHY auto neg 0 failed...\n");
  464. #endif
  465. return -1;
  466. }
  467. if (miiphy_read(dev->name, phyAddr, 0x1, &phyStatus) != 0) {
  468. #if (DEBUG & 0x2)
  469. printf("PHY auto neg 1 failed 0x%04x...\n", phyStatus);
  470. #endif
  471. return -1;
  472. }
  473. } while (!(phyStatus & 0x0004));
  474. #if (DEBUG & 0x2)
  475. printf("PHY auto neg complete! \n");
  476. #endif
  477. }
  478. }
  479. #if (DEBUG & 0x2)
  480. if (fec->xcv_type != SEVENWIRE)
  481. mpc5xxx_fec_phydump (dev->name);
  482. #endif
  483. #if (DEBUG & 0x1)
  484. printf("mpc5xxx_fec_init_phy... Done \n");
  485. #endif
  486. return 1;
  487. }
  488. /********************************************************************/
  489. static void mpc5xxx_fec_halt(struct eth_device *dev)
  490. {
  491. #if defined(CONFIG_MPC5200)
  492. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  493. #endif
  494. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  495. int counter = 0xffff;
  496. #if (DEBUG & 0x2)
  497. if (fec->xcv_type != SEVENWIRE)
  498. mpc5xxx_fec_phydump (dev->name);
  499. #endif
  500. /*
  501. * mask FEC chip interrupts
  502. */
  503. fec->eth->imask = 0;
  504. /*
  505. * issue graceful stop command to the FEC transmitter if necessary
  506. */
  507. fec->eth->x_cntrl |= 0x00000001;
  508. /*
  509. * wait for graceful stop to register
  510. */
  511. while ((counter--) && (!(fec->eth->ievent & 0x10000000))) ;
  512. /*
  513. * Disable SmartDMA tasks
  514. */
  515. SDMA_TASK_DISABLE (FEC_XMIT_TASK_NO);
  516. SDMA_TASK_DISABLE (FEC_RECV_TASK_NO);
  517. #if defined(CONFIG_MPC5200)
  518. /*
  519. * Turn on COMM bus prefetch in the MGT5200 BestComm after we're
  520. * done. It doesn't work w/ the current receive task.
  521. */
  522. sdma->PtdCntrl &= ~0x00000001;
  523. #endif
  524. /*
  525. * Disable the Ethernet Controller
  526. */
  527. fec->eth->ecntrl &= 0xfffffffd;
  528. /*
  529. * Clear FIFO status registers
  530. */
  531. fec->eth->rfifo_status &= 0x00700000;
  532. fec->eth->tfifo_status &= 0x00700000;
  533. fec->eth->reset_cntrl = 0x01000000;
  534. /*
  535. * Issue a reset command to the FEC chip
  536. */
  537. fec->eth->ecntrl |= 0x1;
  538. /*
  539. * wait at least 16 clock cycles
  540. */
  541. udelay(10);
  542. #if (DEBUG & 0x3)
  543. printf("Ethernet task stopped\n");
  544. #endif
  545. }
  546. #if (DEBUG & 0x60)
  547. /********************************************************************/
  548. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  549. {
  550. uint16 phyAddr = CONFIG_PHY_ADDR;
  551. uint16 phyStatus;
  552. if ((fec->eth->tfifo_lrf_ptr != fec->eth->tfifo_lwf_ptr)
  553. || (fec->eth->tfifo_rdptr != fec->eth->tfifo_wrptr)) {
  554. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  555. printf("\nphyStatus: 0x%04x\n", phyStatus);
  556. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  557. printf("ievent: 0x%08x\n", fec->eth->ievent);
  558. printf("x_status: 0x%08x\n", fec->eth->x_status);
  559. printf("tfifo: status 0x%08x\n", fec->eth->tfifo_status);
  560. printf(" control 0x%08x\n", fec->eth->tfifo_cntrl);
  561. printf(" lrfp 0x%08x\n", fec->eth->tfifo_lrf_ptr);
  562. printf(" lwfp 0x%08x\n", fec->eth->tfifo_lwf_ptr);
  563. printf(" alarm 0x%08x\n", fec->eth->tfifo_alarm);
  564. printf(" readptr 0x%08x\n", fec->eth->tfifo_rdptr);
  565. printf(" writptr 0x%08x\n", fec->eth->tfifo_wrptr);
  566. }
  567. }
  568. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  569. {
  570. uint16 phyAddr = CONFIG_PHY_ADDR;
  571. uint16 phyStatus;
  572. if ((fec->eth->rfifo_lrf_ptr != fec->eth->rfifo_lwf_ptr)
  573. || (fec->eth->rfifo_rdptr != fec->eth->rfifo_wrptr)) {
  574. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  575. printf("\nphyStatus: 0x%04x\n", phyStatus);
  576. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  577. printf("ievent: 0x%08x\n", fec->eth->ievent);
  578. printf("x_status: 0x%08x\n", fec->eth->x_status);
  579. printf("rfifo: status 0x%08x\n", fec->eth->rfifo_status);
  580. printf(" control 0x%08x\n", fec->eth->rfifo_cntrl);
  581. printf(" lrfp 0x%08x\n", fec->eth->rfifo_lrf_ptr);
  582. printf(" lwfp 0x%08x\n", fec->eth->rfifo_lwf_ptr);
  583. printf(" alarm 0x%08x\n", fec->eth->rfifo_alarm);
  584. printf(" readptr 0x%08x\n", fec->eth->rfifo_rdptr);
  585. printf(" writptr 0x%08x\n", fec->eth->rfifo_wrptr);
  586. }
  587. }
  588. #endif /* DEBUG */
  589. /********************************************************************/
  590. static int mpc5xxx_fec_send(struct eth_device *dev, volatile void *eth_data,
  591. int data_length)
  592. {
  593. /*
  594. * This routine transmits one frame. This routine only accepts
  595. * 6-byte Ethernet addresses.
  596. */
  597. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  598. volatile FEC_TBD *pTbd;
  599. #if (DEBUG & 0x20)
  600. printf("tbd status: 0x%04x\n", fec->tbdBase[0].status);
  601. tfifo_print(dev->name, fec);
  602. #endif
  603. /*
  604. * Clear Tx BD ring at first
  605. */
  606. mpc5xxx_fec_tbd_scrub(fec);
  607. /*
  608. * Check for valid length of data.
  609. */
  610. if ((data_length > 1500) || (data_length <= 0)) {
  611. return -1;
  612. }
  613. /*
  614. * Check the number of vacant TxBDs.
  615. */
  616. if (fec->cleanTbdNum < 1) {
  617. #if (DEBUG & 0x20)
  618. printf("No available TxBDs ...\n");
  619. #endif
  620. return -1;
  621. }
  622. /*
  623. * Get the first TxBD to send the mac header
  624. */
  625. pTbd = &fec->tbdBase[fec->tbdIndex];
  626. pTbd->dataLength = data_length;
  627. pTbd->dataPointer = (uint32)eth_data;
  628. pTbd->status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
  629. fec->tbdIndex = (fec->tbdIndex + 1) % FEC_TBD_NUM;
  630. #if (DEBUG & 0x100)
  631. printf("SDMA_TASK_ENABLE, fec->tbdIndex = %d \n", fec->tbdIndex);
  632. #endif
  633. /*
  634. * Kick the MII i/f
  635. */
  636. if (fec->xcv_type != SEVENWIRE) {
  637. uint16 phyStatus;
  638. miiphy_read(dev->name, 0, 0x1, &phyStatus);
  639. }
  640. /*
  641. * Enable SmartDMA transmit task
  642. */
  643. #if (DEBUG & 0x20)
  644. tfifo_print(dev->name, fec);
  645. #endif
  646. SDMA_TASK_ENABLE (FEC_XMIT_TASK_NO);
  647. #if (DEBUG & 0x20)
  648. tfifo_print(dev->name, fec);
  649. #endif
  650. #if (DEBUG & 0x8)
  651. printf( "+" );
  652. #endif
  653. fec->cleanTbdNum -= 1;
  654. #if (DEBUG & 0x129) && (DEBUG & 0x80000000)
  655. printf ("smartDMA ethernet Tx task enabled\n");
  656. #endif
  657. /*
  658. * wait until frame is sent .
  659. */
  660. while (pTbd->status & FEC_TBD_READY) {
  661. udelay(10);
  662. #if (DEBUG & 0x8)
  663. printf ("TDB status = %04x\n", pTbd->status);
  664. #endif
  665. }
  666. return 0;
  667. }
  668. /********************************************************************/
  669. static int mpc5xxx_fec_recv(struct eth_device *dev)
  670. {
  671. /*
  672. * This command pulls one frame from the card
  673. */
  674. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  675. volatile FEC_RBD *pRbd = &fec->rbdBase[fec->rbdIndex];
  676. unsigned long ievent;
  677. int frame_length, len = 0;
  678. NBUF *frame;
  679. uchar buff[FEC_MAX_PKT_SIZE];
  680. #if (DEBUG & 0x1)
  681. printf ("mpc5xxx_fec_recv %d Start...\n", fec->rbdIndex);
  682. #endif
  683. #if (DEBUG & 0x8)
  684. printf( "-" );
  685. #endif
  686. /*
  687. * Check if any critical events have happened
  688. */
  689. ievent = fec->eth->ievent;
  690. fec->eth->ievent = ievent;
  691. if (ievent & 0x20060000) {
  692. /* BABT, Rx/Tx FIFO errors */
  693. mpc5xxx_fec_halt(dev);
  694. mpc5xxx_fec_init(dev, NULL);
  695. return 0;
  696. }
  697. if (ievent & 0x80000000) {
  698. /* Heartbeat error */
  699. fec->eth->x_cntrl |= 0x00000001;
  700. }
  701. if (ievent & 0x10000000) {
  702. /* Graceful stop complete */
  703. if (fec->eth->x_cntrl & 0x00000001) {
  704. mpc5xxx_fec_halt(dev);
  705. fec->eth->x_cntrl &= ~0x00000001;
  706. mpc5xxx_fec_init(dev, NULL);
  707. }
  708. }
  709. if (!(pRbd->status & FEC_RBD_EMPTY)) {
  710. if ((pRbd->status & FEC_RBD_LAST) && !(pRbd->status & FEC_RBD_ERR) &&
  711. ((pRbd->dataLength - 4) > 14)) {
  712. /*
  713. * Get buffer address and size
  714. */
  715. frame = (NBUF *)pRbd->dataPointer;
  716. frame_length = pRbd->dataLength - 4;
  717. #if (DEBUG & 0x20)
  718. {
  719. int i;
  720. printf("recv data hdr:");
  721. for (i = 0; i < 14; i++)
  722. printf("%x ", *(frame->head + i));
  723. printf("\n");
  724. }
  725. #endif
  726. /*
  727. * Fill the buffer and pass it to upper layers
  728. */
  729. memcpy(buff, frame->head, 14);
  730. memcpy(buff + 14, frame->data, frame_length);
  731. NetReceive(buff, frame_length);
  732. len = frame_length;
  733. }
  734. /*
  735. * Reset buffer descriptor as empty
  736. */
  737. mpc5xxx_fec_rbd_clean(fec, pRbd);
  738. }
  739. SDMA_CLEAR_IEVENT (FEC_RECV_TASK_NO);
  740. return len;
  741. }
  742. /********************************************************************/
  743. int mpc5xxx_fec_initialize(bd_t * bis)
  744. {
  745. mpc5xxx_fec_priv *fec;
  746. struct eth_device *dev;
  747. char *tmp, *end;
  748. char env_enetaddr[6];
  749. int i;
  750. fec = (mpc5xxx_fec_priv *)malloc(sizeof(*fec));
  751. dev = (struct eth_device *)malloc(sizeof(*dev));
  752. memset(dev, 0, sizeof *dev);
  753. fec->eth = (ethernet_regs *)MPC5XXX_FEC;
  754. fec->tbdBase = (FEC_TBD *)FEC_BD_BASE;
  755. fec->rbdBase = (FEC_RBD *)(FEC_BD_BASE + FEC_TBD_NUM * sizeof(FEC_TBD));
  756. #if defined(CONFIG_CANMB) || defined(CONFIG_HMI1001) || \
  757. defined(CONFIG_ICECUBE) || defined(CONFIG_INKA4X0) || \
  758. defined(CONFIG_MCC200) || defined(CONFIG_O2DNT) || \
  759. defined(CONFIG_PM520) || defined(CONFIG_TOP5200) || \
  760. defined(CONFIG_TQM5200) || defined(CONFIG_V38B) || \
  761. defined(CONFIG_UC101)
  762. # ifndef CONFIG_FEC_10MBIT
  763. fec->xcv_type = MII100;
  764. # else
  765. fec->xcv_type = MII10;
  766. # endif
  767. #elif defined(CONFIG_TOTAL5200)
  768. fec->xcv_type = SEVENWIRE;
  769. #else
  770. #error fec->xcv_type not initialized.
  771. #endif
  772. dev->priv = (void *)fec;
  773. dev->iobase = MPC5XXX_FEC;
  774. dev->init = mpc5xxx_fec_init;
  775. dev->halt = mpc5xxx_fec_halt;
  776. dev->send = mpc5xxx_fec_send;
  777. dev->recv = mpc5xxx_fec_recv;
  778. sprintf(dev->name, "FEC ETHERNET");
  779. eth_register(dev);
  780. #if defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII)
  781. miiphy_register (dev->name,
  782. fec5xxx_miiphy_read, fec5xxx_miiphy_write);
  783. #endif
  784. /*
  785. * Try to set the mac address now. The fec mac address is
  786. * a garbage after reset. When not using fec for booting
  787. * the Linux fec driver will try to work with this garbage.
  788. */
  789. tmp = getenv("ethaddr");
  790. if (tmp) {
  791. for (i=0; i<6; i++) {
  792. env_enetaddr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
  793. if (tmp)
  794. tmp = (*end) ? end+1 : end;
  795. }
  796. mpc5xxx_fec_set_hwaddr(fec, env_enetaddr);
  797. }
  798. mpc5xxx_fec_init_phy(dev, bis);
  799. return 1;
  800. }
  801. /* MII-interface related functions */
  802. /********************************************************************/
  803. int fec5xxx_miiphy_read(char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal)
  804. {
  805. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  806. uint32 reg; /* convenient holder for the PHY register */
  807. uint32 phy; /* convenient holder for the PHY */
  808. int timeout = 0xffff;
  809. /*
  810. * reading from any PHY's register is done by properly
  811. * programming the FEC's MII data register.
  812. */
  813. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  814. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  815. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | phy | reg);
  816. /*
  817. * wait for the related interrupt
  818. */
  819. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  820. if (timeout == 0) {
  821. #if (DEBUG & 0x2)
  822. printf ("Read MDIO failed...\n");
  823. #endif
  824. return -1;
  825. }
  826. /*
  827. * clear mii interrupt bit
  828. */
  829. eth->ievent = 0x00800000;
  830. /*
  831. * it's now safe to read the PHY's register
  832. */
  833. *retVal = (uint16) eth->mii_data;
  834. return 0;
  835. }
  836. /********************************************************************/
  837. int fec5xxx_miiphy_write(char *devname, uint8 phyAddr, uint8 regAddr, uint16 data)
  838. {
  839. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  840. uint32 reg; /* convenient holder for the PHY register */
  841. uint32 phy; /* convenient holder for the PHY */
  842. int timeout = 0xffff;
  843. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  844. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  845. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
  846. FEC_MII_DATA_TA | phy | reg | data);
  847. /*
  848. * wait for the MII interrupt
  849. */
  850. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  851. if (timeout == 0) {
  852. #if (DEBUG & 0x2)
  853. printf ("Write MDIO failed...\n");
  854. #endif
  855. return -1;
  856. }
  857. /*
  858. * clear MII interrupt bit
  859. */
  860. eth->ievent = 0x00800000;
  861. return 0;
  862. }
  863. #if (DEBUG & 0x40)
  864. static uint32 local_crc32(char *string, unsigned int crc_value, int len)
  865. {
  866. int i;
  867. char c;
  868. unsigned int crc, count;
  869. /*
  870. * crc32 algorithm
  871. */
  872. /*
  873. * crc = 0xffffffff; * The initialized value should be 0xffffffff
  874. */
  875. crc = crc_value;
  876. for (i = len; --i >= 0;) {
  877. c = *string++;
  878. for (count = 0; count < 8; count++) {
  879. if ((c & 0x01) ^ (crc & 0x01)) {
  880. crc >>= 1;
  881. crc = crc ^ 0xedb88320;
  882. } else {
  883. crc >>= 1;
  884. }
  885. c >>= 1;
  886. }
  887. }
  888. /*
  889. * In big endian system, do byte swaping for crc value
  890. */
  891. /**/ return crc;
  892. }
  893. #endif /* DEBUG */
  894. #endif /* CONFIG_MPC5xxx_FEC */