bamboo.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * (C) Copyright 2005-2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * bamboo.h - configuration for BAMBOO board
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_BAMBOO 1 /* Board is BAMBOO */
  32. #define CONFIG_440EP 1 /* Specific PPC440EP support */
  33. #define CONFIG_4xx 1 /* ... PPC4xx family */
  34. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  35. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  36. /*
  37. * Please note that, if NAND support is enabled, the 2nd ethernet port
  38. * can't be used because of pin multiplexing. So, if you want to use the
  39. * 2nd ethernet port you have to "undef" the following define.
  40. */
  41. #define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
  42. #define CFG_NAND_LEGACY
  43. /*-----------------------------------------------------------------------
  44. * Base addresses -- Note these are effective addresses where the
  45. * actual resources get mapped (not physical addresses)
  46. *----------------------------------------------------------------------*/
  47. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  48. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  49. #define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
  50. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  51. #define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */
  52. #define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
  53. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  54. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  55. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  56. /*Don't change either of these*/
  57. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
  58. #define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
  59. /*Don't change either of these*/
  60. #define CFG_USB_DEVICE 0x50000000
  61. #define CFG_NVRAM_BASE_ADDR 0x80000000
  62. #define CFG_BOOT_BASE_ADDR 0xf0000000
  63. #define CFG_NAND_ADDR 0x90000000
  64. #define CFG_NAND2_ADDR 0x94000000
  65. /*-----------------------------------------------------------------------
  66. * Initial RAM & stack pointer (placed in SDRAM)
  67. *----------------------------------------------------------------------*/
  68. #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  69. #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
  70. #define CFG_INIT_RAM_END (4 << 10)
  71. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  72. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  73. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  74. /*-----------------------------------------------------------------------
  75. * Serial Port
  76. *----------------------------------------------------------------------*/
  77. #define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
  78. #define CONFIG_BAUDRATE 115200
  79. #define CONFIG_SERIAL_MULTI 1
  80. /* define this if you want console on UART1 */
  81. #undef CONFIG_UART1_CONSOLE
  82. #define CFG_BAUDRATE_TABLE \
  83. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  84. /*-----------------------------------------------------------------------
  85. * NVRAM/RTC
  86. *
  87. * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
  88. * The DS1558 code assumes this condition
  89. *
  90. *----------------------------------------------------------------------*/
  91. #define CFG_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
  92. #define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
  93. /*-----------------------------------------------------------------------
  94. * Environment
  95. *----------------------------------------------------------------------*/
  96. /*
  97. * Define here the location of the environment variables (FLASH or EEPROM).
  98. * Note: DENX encourages to use redundant environment in FLASH.
  99. */
  100. #if 1
  101. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  102. #else
  103. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  104. #endif
  105. /*-----------------------------------------------------------------------
  106. * FLASH related
  107. *----------------------------------------------------------------------*/
  108. #define CFG_MAX_FLASH_BANKS 3 /* number of banks */
  109. #define CFG_MAX_FLASH_SECT 256 /* sectors per device */
  110. #undef CFG_FLASH_CHECKSUM
  111. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  112. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  113. #define CFG_FLASH_ADDR0 0x555
  114. #define CFG_FLASH_ADDR1 0x2aa
  115. #define CFG_FLASH_WORD_SIZE unsigned char
  116. #define CFG_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
  117. #define CFG_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
  118. #ifdef CFG_ENV_IS_IN_FLASH
  119. #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  120. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  121. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  122. /* Address and size of Redundant Environment Sector */
  123. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  124. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  125. #endif /* CFG_ENV_IS_IN_FLASH */
  126. /*-----------------------------------------------------------------------
  127. * NAND-FLASH related
  128. *----------------------------------------------------------------------*/
  129. #define NAND_CMD_REG (0x00) /* NandFlash Command Register */
  130. #define NAND_ADDR_REG (0x04) /* NandFlash Address Register */
  131. #define NAND_DATA_REG (0x08) /* NandFlash Data Register */
  132. #define NAND_ECC0_REG (0x10) /* NandFlash ECC Register0 */
  133. #define NAND_ECC1_REG (0x14) /* NandFlash ECC Register1 */
  134. #define NAND_ECC2_REG (0x18) /* NandFlash ECC Register2 */
  135. #define NAND_ECC3_REG (0x1C) /* NandFlash ECC Register3 */
  136. #define NAND_ECC4_REG (0x20) /* NandFlash ECC Register4 */
  137. #define NAND_ECC5_REG (0x24) /* NandFlash ECC Register5 */
  138. #define NAND_ECC6_REG (0x28) /* NandFlash ECC Register6 */
  139. #define NAND_ECC7_REG (0x2C) /* NandFlash ECC Register7 */
  140. #define NAND_CR0_REG (0x30) /* NandFlash Device Bank0 Config Register */
  141. #define NAND_CR1_REG (0x34) /* NandFlash Device Bank1 Config Register */
  142. #define NAND_CR2_REG (0x38) /* NandFlash Device Bank2 Config Register */
  143. #define NAND_CR3_REG (0x3C) /* NandFlash Device Bank3 Config Register */
  144. #define NAND_CCR_REG (0x40) /* NandFlash Core Configuration Register */
  145. #define NAND_STAT_REG (0x44) /* NandFlash Device Status Register */
  146. #define NAND_HWCTL_REG (0x48) /* NandFlash Direct Hwd Control Register */
  147. #define NAND_REVID_REG (0x50) /* NandFlash Core Revision Id Register */
  148. /* Nand Flash K9F1208U0A Command Set => Nand Flash 0 */
  149. #define NAND0_CMD_READ1_HALF1 0x00 /* Starting addr for 1rst half of registers */
  150. #define NAND0_CMD_READ1_HALF2 0x01 /* Starting addr for 2nd half of registers */
  151. #define NAND0_CMD_READ2 0x50
  152. #define NAND0_CMD_READ_ID 0x90
  153. #define NAND0_CMD_READ_STATUS 0x70
  154. #define NAND0_CMD_RESET 0xFF
  155. #define NAND0_CMD_PAGE_PROG 0x80
  156. #define NAND0_CMD_PAGE_PROG_TRUE 0x10
  157. #define NAND0_CMD_PAGE_PROG_DUMMY 0x11
  158. #define NAND0_CMD_BLOCK_ERASE 0x60
  159. #define NAND0_CMD_BLOCK_ERASE_END 0xD0
  160. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  161. #define SECTORSIZE 512
  162. #define ADDR_COLUMN 1
  163. #define ADDR_PAGE 2
  164. #define ADDR_COLUMN_PAGE 3
  165. #define NAND_ChipID_UNKNOWN 0x00
  166. #define NAND_MAX_FLOORS 1
  167. #define NAND_MAX_CHIPS 1
  168. #define WRITE_NAND_COMMAND(d, adr) do {*(volatile u8 *)((ulong)adr+NAND_CMD_REG) = d;} while(0)
  169. #define WRITE_NAND_ADDRESS(d, adr) do {*(volatile u8 *)((ulong)adr+NAND_ADDR_REG) = d;} while(0)
  170. #define WRITE_NAND(d, adr) do {*(volatile u8 *)((ulong)adr+NAND_DATA_REG) = d;} while(0)
  171. #define READ_NAND(adr) (*(volatile u8 *)((ulong)adr+NAND_DATA_REG))
  172. #define NAND_WAIT_READY(nand) while (!(*(volatile u8 *)((ulong)nand->IO_ADDR+NAND_STAT_REG) & 0x01))
  173. /* not needed with 440EP NAND controller */
  174. #define NAND_CTL_CLRALE(nandptr)
  175. #define NAND_CTL_SETALE(nandptr)
  176. #define NAND_CTL_CLRCLE(nandptr)
  177. #define NAND_CTL_SETCLE(nandptr)
  178. #define NAND_DISABLE_CE(nand)
  179. #define NAND_ENABLE_CE(nand)
  180. /*-----------------------------------------------------------------------
  181. * DDR SDRAM
  182. *----------------------------------------------------------------------------- */
  183. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  184. #undef CONFIG_DDR_ECC /* don't use ECC */
  185. #define CFG_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
  186. #define SPD_EEPROM_ADDRESS {CFG_SIMULATE_SPD_EEPROM, 0x50, 0x51}
  187. /*-----------------------------------------------------------------------
  188. * I2C
  189. *----------------------------------------------------------------------*/
  190. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  191. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  192. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  193. #define CFG_I2C_SLAVE 0x7F
  194. #define CFG_I2C_MULTI_EEPROMS
  195. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  196. #define CFG_I2C_EEPROM_ADDR_LEN 1
  197. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  198. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  199. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  200. #ifdef CFG_ENV_IS_IN_EEPROM
  201. #define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
  202. #define CFG_ENV_OFFSET 0x0
  203. #endif /* CFG_ENV_IS_IN_EEPROM */
  204. #define CONFIG_PREBOOT "echo;" \
  205. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  206. "echo"
  207. #undef CONFIG_BOOTARGS
  208. #define CONFIG_EXTRA_ENV_SETTINGS \
  209. "netdev=eth0\0" \
  210. "hostname=bamboo\0" \
  211. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  212. "nfsroot=${serverip}:${rootpath}\0" \
  213. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  214. "addip=setenv bootargs ${bootargs} " \
  215. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  216. ":${hostname}:${netdev}:off panic=1\0" \
  217. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  218. "flash_nfs=run nfsargs addip addtty;" \
  219. "bootm ${kernel_addr}\0" \
  220. "flash_self=run ramargs addip addtty;" \
  221. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  222. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  223. "bootm\0" \
  224. "rootpath=/opt/eldk/ppc_4xx\0" \
  225. "bootfile=/tftpboot/bamboo/uImage\0" \
  226. "kernel_addr=fff00000\0" \
  227. "ramdisk_addr=fff10000\0" \
  228. "initrd_high=30000000\0" \
  229. "load=tftp 100000 /tftpboot/bamboo/u-boot.bin\0" \
  230. "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
  231. "cp.b 100000 fffa0000 60000;" \
  232. "setenv filesize;saveenv\0" \
  233. "upd=run load;run update\0" \
  234. ""
  235. #define CONFIG_BOOTCOMMAND "run flash_self"
  236. #if 0
  237. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  238. #else
  239. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  240. #endif
  241. #define CONFIG_BAUDRATE 115200
  242. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  243. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  244. #define CONFIG_MII 1 /* MII PHY management */
  245. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  246. #define CONFIG_PHY1_ADDR 1
  247. #ifndef CONFIG_BAMBOO_NAND
  248. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  249. #endif /* CONFIG_BAMBOO_NAND */
  250. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  251. #define CONFIG_NETCONSOLE /* include NetConsole support */
  252. #define CONFIG_NET_MULTI 1 /* required for netconsole */
  253. /* Partitions */
  254. #define CONFIG_MAC_PARTITION
  255. #define CONFIG_DOS_PARTITION
  256. #define CONFIG_ISO_PARTITION
  257. #ifdef CONFIG_440EP
  258. /* USB */
  259. #define CONFIG_USB_OHCI
  260. #define CONFIG_USB_STORAGE
  261. /*Comment this out to enable USB 1.1 device*/
  262. #define USB_2_0_DEVICE
  263. #endif /*CONFIG_440EP*/
  264. #ifdef CONFIG_BAMBOO_NAND
  265. #define _CFG_CMD_NAND CFG_CMD_NAND
  266. #else
  267. #define _CFG_CMD_NAND 0
  268. #endif /* CONFIG_BAMBOO_NAND */
  269. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  270. CFG_CMD_ASKENV | \
  271. CFG_CMD_DATE | \
  272. CFG_CMD_DHCP | \
  273. CFG_CMD_DIAG | \
  274. CFG_CMD_ELF | \
  275. CFG_CMD_EEPROM | \
  276. CFG_CMD_I2C | \
  277. CFG_CMD_IRQ | \
  278. CFG_CMD_MII | \
  279. CFG_CMD_NET | \
  280. CFG_CMD_NFS | \
  281. CFG_CMD_PCI | \
  282. CFG_CMD_PING | \
  283. CFG_CMD_REGINFO | \
  284. CFG_CMD_SDRAM | \
  285. CFG_CMD_USB | \
  286. CFG_CMD_FAT | \
  287. CFG_CMD_EXT2 | \
  288. _CFG_CMD_NAND | \
  289. CFG_CMD_SNTP )
  290. #define CONFIG_SUPPORT_VFAT
  291. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  292. #include <cmd_confdefs.h>
  293. /*
  294. * Miscellaneous configurable options
  295. */
  296. #define CFG_LONGHELP /* undef to save memory */
  297. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  298. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  299. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  300. #else
  301. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  302. #endif
  303. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  304. #define CFG_MAXARGS 16 /* max number of command args */
  305. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  306. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  307. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  308. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  309. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  310. #define CONFIG_LYNXKDI 1 /* support kdi files */
  311. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  312. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  313. #define CONFIG_LOOPW 1 /* enable loopw command */
  314. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  315. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  316. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  317. /*-----------------------------------------------------------------------
  318. * PCI stuff
  319. *-----------------------------------------------------------------------
  320. */
  321. /* General PCI */
  322. #define CONFIG_PCI /* include pci support */
  323. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  324. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  325. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  326. /* Board-specific PCI */
  327. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  328. #define CFG_PCI_TARGET_INIT
  329. #define CFG_PCI_MASTER_INIT
  330. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  331. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  332. /*
  333. * For booting Linux, the board info and command line data
  334. * have to be in the first 8 MB of memory, since this is
  335. * the maximum mapped by the Linux kernel during initialization.
  336. */
  337. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  338. /*-----------------------------------------------------------------------
  339. * Cache Configuration
  340. */
  341. #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
  342. #define CFG_CACHELINE_SIZE 32 /* ... */
  343. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  344. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  345. #endif
  346. /*
  347. * Internal Definitions
  348. *
  349. * Boot Flags
  350. */
  351. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  352. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  353. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  354. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  355. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  356. #endif
  357. #endif /* __CONFIG_H */