cpu.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_BOARD_RESET)
  41. void board_reset(void);
  42. #endif
  43. #if defined(CONFIG_440)
  44. #define FREQ_EBC (sys_info.freqEPB)
  45. #else
  46. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  47. #endif
  48. #if defined(CONFIG_405GP) || \
  49. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  50. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  51. #define PCI_ASYNC
  52. int pci_async_enabled(void)
  53. {
  54. #if defined(CONFIG_405GP)
  55. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  56. #endif
  57. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  58. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  59. unsigned long val;
  60. mfsdr(sdr_sdstp1, val);
  61. return (val & SDR0_SDSTP1_PAME_MASK);
  62. #endif
  63. }
  64. #endif
  65. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  66. int pci_arbiter_enabled(void)
  67. {
  68. #if defined(CONFIG_405GP)
  69. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  70. #endif
  71. #if defined(CONFIG_405EP)
  72. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  73. #endif
  74. #if defined(CONFIG_440GP)
  75. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  76. #endif
  77. #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  78. unsigned long val;
  79. mfsdr(sdr_xcr, val);
  80. return (val & 0x80000000);
  81. #endif
  82. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  83. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  84. unsigned long val;
  85. mfsdr(sdr_pci0, val);
  86. return (val & 0x80000000);
  87. #endif
  88. }
  89. #endif
  90. #if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
  91. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  92. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  93. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  94. #define I2C_BOOTROM
  95. int i2c_bootrom_enabled(void)
  96. {
  97. #if defined(CONFIG_405EP)
  98. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  99. #else
  100. unsigned long val;
  101. mfsdr(sdr_sdcs, val);
  102. return (val & SDR0_SDCS_SDD);
  103. #endif
  104. }
  105. #if defined(CONFIG_440GX)
  106. #define SDR0_PINSTP_SHIFT 29
  107. static char *bootstrap_str[] = {
  108. "EBC (16 bits)",
  109. "EBC (8 bits)",
  110. "EBC (32 bits)",
  111. "EBC (8 bits)",
  112. "PCI",
  113. "I2C (Addr 0x54)",
  114. "Reserved",
  115. "I2C (Addr 0x50)",
  116. };
  117. #endif
  118. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  119. #define SDR0_PINSTP_SHIFT 30
  120. static char *bootstrap_str[] = {
  121. "EBC (8 bits)",
  122. "PCI",
  123. "I2C (Addr 0x54)",
  124. "I2C (Addr 0x50)",
  125. };
  126. #endif
  127. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  128. #define SDR0_PINSTP_SHIFT 29
  129. static char *bootstrap_str[] = {
  130. "EBC (8 bits)",
  131. "PCI",
  132. "NAND (8 bits)",
  133. "EBC (16 bits)",
  134. "EBC (16 bits)",
  135. "I2C (Addr 0x54)",
  136. "PCI",
  137. "I2C (Addr 0x52)",
  138. };
  139. #endif
  140. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  141. #define SDR0_PINSTP_SHIFT 29
  142. static char *bootstrap_str[] = {
  143. "EBC (8 bits)",
  144. "EBC (16 bits)",
  145. "EBC (16 bits)",
  146. "NAND (8 bits)",
  147. "PCI",
  148. "I2C (Addr 0x54)",
  149. "PCI",
  150. "I2C (Addr 0x52)",
  151. };
  152. #endif
  153. #if defined(SDR0_PINSTP_SHIFT)
  154. static int bootstrap_option(void)
  155. {
  156. unsigned long val;
  157. mfsdr(sdr_pinstp, val);
  158. return ((val & 0xe0000000) >> SDR0_PINSTP_SHIFT);
  159. }
  160. #endif /* SDR0_PINSTP_SHIFT */
  161. #endif
  162. #if defined(CONFIG_440)
  163. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  164. #endif
  165. int checkcpu (void)
  166. {
  167. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  168. uint pvr = get_pvr();
  169. ulong clock = gd->cpu_clk;
  170. char buf[32];
  171. #if !defined(CONFIG_IOP480)
  172. char addstr[64] = "";
  173. sys_info_t sys_info;
  174. puts ("CPU: ");
  175. get_sys_info(&sys_info);
  176. puts("AMCC PowerPC 4");
  177. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
  178. puts("05");
  179. #endif
  180. #if defined(CONFIG_440)
  181. puts("40");
  182. #endif
  183. switch (pvr) {
  184. case PVR_405GP_RB:
  185. puts("GP Rev. B");
  186. break;
  187. case PVR_405GP_RC:
  188. puts("GP Rev. C");
  189. break;
  190. case PVR_405GP_RD:
  191. puts("GP Rev. D");
  192. break;
  193. #ifdef CONFIG_405GP
  194. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  195. puts("GP Rev. E");
  196. break;
  197. #endif
  198. case PVR_405CR_RA:
  199. puts("CR Rev. A");
  200. break;
  201. case PVR_405CR_RB:
  202. puts("CR Rev. B");
  203. break;
  204. #ifdef CONFIG_405CR
  205. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  206. puts("CR Rev. C");
  207. break;
  208. #endif
  209. case PVR_405GPR_RB:
  210. puts("GPr Rev. B");
  211. break;
  212. case PVR_405EP_RB:
  213. puts("EP Rev. B");
  214. break;
  215. #if defined(CONFIG_440)
  216. case PVR_440GP_RB:
  217. puts("GP Rev. B");
  218. /* See errata 1.12: CHIP_4 */
  219. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  220. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  221. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  222. "Resetting chip ...\n");
  223. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  224. do_chip_reset ( mfdcr(cpc0_strp0),
  225. mfdcr(cpc0_strp1) );
  226. }
  227. break;
  228. case PVR_440GP_RC:
  229. puts("GP Rev. C");
  230. break;
  231. case PVR_440GX_RA:
  232. puts("GX Rev. A");
  233. break;
  234. case PVR_440GX_RB:
  235. puts("GX Rev. B");
  236. break;
  237. case PVR_440GX_RC:
  238. puts("GX Rev. C");
  239. break;
  240. case PVR_440GX_RF:
  241. puts("GX Rev. F");
  242. break;
  243. case PVR_440EP_RA:
  244. puts("EP Rev. A");
  245. break;
  246. #ifdef CONFIG_440EP
  247. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  248. puts("EP Rev. B");
  249. break;
  250. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  251. puts("EP Rev. C");
  252. break;
  253. #endif /* CONFIG_440EP */
  254. #ifdef CONFIG_440GR
  255. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  256. puts("GR Rev. A");
  257. break;
  258. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  259. puts("GR Rev. B");
  260. break;
  261. #endif /* CONFIG_440GR */
  262. #endif /* CONFIG_440 */
  263. #ifdef CONFIG_440EPX
  264. case PVR_440EPX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  265. puts("EPx Rev. A");
  266. strcpy(addstr, "Security/Kasumi support");
  267. break;
  268. case PVR_440EPX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  269. puts("EPx Rev. A");
  270. strcpy(addstr, "No Security/Kasumi support");
  271. break;
  272. #endif /* CONFIG_440EPX */
  273. #ifdef CONFIG_440GRX
  274. case PVR_440GRX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  275. puts("GRx Rev. A");
  276. strcpy(addstr, "Security/Kasumi support");
  277. break;
  278. case PVR_440GRX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  279. puts("GRx Rev. A");
  280. strcpy(addstr, "No Security/Kasumi support");
  281. break;
  282. #endif /* CONFIG_440GRX */
  283. case PVR_440SP_6_RAB:
  284. puts("SP Rev. A/B");
  285. strcpy(addstr, "RAID 6 support");
  286. break;
  287. case PVR_440SP_RAB:
  288. puts("SP Rev. A/B");
  289. strcpy(addstr, "No RAID 6 support");
  290. break;
  291. case PVR_440SP_6_RC:
  292. puts("SP Rev. C");
  293. strcpy(addstr, "RAID 6 support");
  294. break;
  295. case PVR_440SP_RC:
  296. puts("SP Rev. C");
  297. strcpy(addstr, "No RAID 6 support");
  298. break;
  299. case PVR_440SPe_6_RA:
  300. puts("SPe Rev. A");
  301. strcpy(addstr, "RAID 6 support");
  302. break;
  303. case PVR_440SPe_RA:
  304. puts("SPe Rev. A");
  305. strcpy(addstr, "No RAID 6 support");
  306. break;
  307. case PVR_440SPe_6_RB:
  308. puts("SPe Rev. B");
  309. strcpy(addstr, "RAID 6 support");
  310. break;
  311. case PVR_440SPe_RB:
  312. puts("SPe Rev. B");
  313. strcpy(addstr, "No RAID 6 support");
  314. break;
  315. default:
  316. printf (" UNKNOWN (PVR=%08x)", pvr);
  317. break;
  318. }
  319. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  320. sys_info.freqPLB / 1000000,
  321. sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
  322. FREQ_EBC / 1000000);
  323. if (addstr[0] != 0)
  324. printf(" %s\n", addstr);
  325. #if defined(I2C_BOOTROM)
  326. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  327. #if defined(SDR0_PINSTP_SHIFT)
  328. printf (" Bootstrap Option %c - ", (char)bootstrap_option() + 'A');
  329. printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
  330. #endif /* SDR0_PINSTP_SHIFT */
  331. #endif /* I2C_BOOTROM */
  332. #if defined(CONFIG_PCI)
  333. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  334. #endif
  335. #if defined(PCI_ASYNC)
  336. if (pci_async_enabled()) {
  337. printf (", PCI async ext clock used");
  338. } else {
  339. printf (", PCI sync clock at %lu MHz",
  340. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  341. }
  342. #endif
  343. #if defined(CONFIG_PCI)
  344. putc('\n');
  345. #endif
  346. #if defined(CONFIG_405EP)
  347. printf (" 16 kB I-Cache 16 kB D-Cache");
  348. #elif defined(CONFIG_440)
  349. printf (" 32 kB I-Cache 32 kB D-Cache");
  350. #else
  351. printf (" 16 kB I-Cache %d kB D-Cache",
  352. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  353. #endif
  354. #endif /* !defined(CONFIG_IOP480) */
  355. #if defined(CONFIG_IOP480)
  356. printf ("PLX IOP480 (PVR=%08x)", pvr);
  357. printf (" at %s MHz:", strmhz(buf, clock));
  358. printf (" %u kB I-Cache", 4);
  359. printf (" %u kB D-Cache", 2);
  360. #endif
  361. #endif /* !defined(CONFIG_405) */
  362. putc ('\n');
  363. return 0;
  364. }
  365. #if defined (CONFIG_440SPE)
  366. int ppc440spe_revB() {
  367. unsigned int pvr;
  368. pvr = get_pvr();
  369. if ((pvr == PVR_440SPe_6_RB) || (pvr == PVR_440SPe_RB))
  370. return 1;
  371. else
  372. return 0;
  373. }
  374. #endif
  375. /* ------------------------------------------------------------------------- */
  376. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  377. {
  378. #if defined(CONFIG_BOARD_RESET)
  379. board_reset();
  380. #else
  381. #if defined(CFG_4xx_RESET_TYPE)
  382. mtspr(dbcr0, CFG_4xx_RESET_TYPE << 28);
  383. #else
  384. /*
  385. * Initiate system reset in debug control register DBCR
  386. */
  387. mtspr(dbcr0, 0x30000000);
  388. #endif /* defined(CFG_4xx_RESET_TYPE) */
  389. #endif /* defined(CONFIG_BOARD_RESET) */
  390. return 1;
  391. }
  392. #if defined(CONFIG_440)
  393. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  394. {
  395. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  396. * reset.
  397. */
  398. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  399. mtdcr (cpc0_sys0, sys0);
  400. mtdcr (cpc0_sys1, sys1);
  401. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  402. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  403. return 1;
  404. }
  405. #endif
  406. /*
  407. * Get timebase clock frequency
  408. */
  409. unsigned long get_tbclk (void)
  410. {
  411. #if !defined(CONFIG_IOP480)
  412. sys_info_t sys_info;
  413. get_sys_info(&sys_info);
  414. return (sys_info.freqProcessor);
  415. #else
  416. return (66000000);
  417. #endif
  418. }
  419. #if defined(CONFIG_WATCHDOG)
  420. void
  421. watchdog_reset(void)
  422. {
  423. int re_enable = disable_interrupts();
  424. reset_4xx_watchdog();
  425. if (re_enable) enable_interrupts();
  426. }
  427. void
  428. reset_4xx_watchdog(void)
  429. {
  430. /*
  431. * Clear TSR(WIS) bit
  432. */
  433. mtspr(tsr, 0x40000000);
  434. }
  435. #endif /* CONFIG_WATCHDOG */