rtl8169.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /*
  2. * rtl8169.c : U-Boot driver for the RealTek RTL8169
  3. *
  4. * Masami Komiya (mkomiya@sonare.it)
  5. *
  6. * Most part is taken from r8169.c of etherboot
  7. *
  8. */
  9. /**************************************************************************
  10. * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit
  11. * Written 2003 by Timothy Legge <tlegge@rogers.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. * Portions of this code based on:
  28. * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver
  29. * for Linux kernel 2.4.x.
  30. *
  31. * Written 2002 ShuChen <shuchen@realtek.com.tw>
  32. * See Linux Driver for full information
  33. *
  34. * Linux Driver Version 1.27a, 10.02.2002
  35. *
  36. * Thanks to:
  37. * Jean Chen of RealTek Semiconductor Corp. for
  38. * providing the evaluation NIC used to develop
  39. * this driver. RealTek's support for Etherboot
  40. * is appreciated.
  41. *
  42. * REVISION HISTORY:
  43. * ================
  44. *
  45. * v1.0 11-26-2003 timlegge Initial port of Linux driver
  46. * v1.5 01-17-2004 timlegge Initial driver output cleanup
  47. *
  48. * Indent Options: indent -kr -i8
  49. ***************************************************************************/
  50. /*
  51. * 26 August 2006 Mihai Georgian <u-boot@linuxnotincluded.org.uk>
  52. * Modified to use le32_to_cpu and cpu_to_le32 properly
  53. */
  54. #include <common.h>
  55. #include <malloc.h>
  56. #include <net.h>
  57. #include <asm/io.h>
  58. #include <pci.h>
  59. #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI) && \
  60. defined(CONFIG_RTL8169)
  61. #undef DEBUG_RTL8169
  62. #undef DEBUG_RTL8169_TX
  63. #undef DEBUG_RTL8169_RX
  64. #define drv_version "v1.5"
  65. #define drv_date "01-17-2004"
  66. static u32 ioaddr;
  67. /* Condensed operations for readability. */
  68. #define currticks() get_timer(0)
  69. /* media options */
  70. #define MAX_UNITS 8
  71. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  72. /* MAC address length*/
  73. #define MAC_ADDR_LEN 6
  74. /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/
  75. #define MAX_ETH_FRAME_SIZE 1536
  76. #define TX_FIFO_THRESH 256 /* In bytes */
  77. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  78. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  79. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  80. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  81. #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */
  82. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  83. #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */
  84. #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */
  85. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  86. #define RX_BUF_LEN 8192
  87. #define RTL_MIN_IO_SIZE 0x80
  88. #define TX_TIMEOUT (6*HZ)
  89. /* write/read MMIO register. Notice: {read,write}[wl] do the necessary swapping */
  90. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  91. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  92. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  93. #define RTL_R8(reg) readb (ioaddr + (reg))
  94. #define RTL_R16(reg) readw (ioaddr + (reg))
  95. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  96. #define ETH_FRAME_LEN MAX_ETH_FRAME_SIZE
  97. #define ETH_ALEN MAC_ADDR_LEN
  98. #define ETH_ZLEN 60
  99. enum RTL8169_registers {
  100. MAC0 = 0, /* Ethernet hardware address. */
  101. MAR0 = 8, /* Multicast filter. */
  102. TxDescStartAddr = 0x20,
  103. TxHDescStartAddr = 0x28,
  104. FLASH = 0x30,
  105. ERSR = 0x36,
  106. ChipCmd = 0x37,
  107. TxPoll = 0x38,
  108. IntrMask = 0x3C,
  109. IntrStatus = 0x3E,
  110. TxConfig = 0x40,
  111. RxConfig = 0x44,
  112. RxMissed = 0x4C,
  113. Cfg9346 = 0x50,
  114. Config0 = 0x51,
  115. Config1 = 0x52,
  116. Config2 = 0x53,
  117. Config3 = 0x54,
  118. Config4 = 0x55,
  119. Config5 = 0x56,
  120. MultiIntr = 0x5C,
  121. PHYAR = 0x60,
  122. TBICSR = 0x64,
  123. TBI_ANAR = 0x68,
  124. TBI_LPAR = 0x6A,
  125. PHYstatus = 0x6C,
  126. RxMaxSize = 0xDA,
  127. CPlusCmd = 0xE0,
  128. RxDescStartAddr = 0xE4,
  129. EarlyTxThres = 0xEC,
  130. FuncEvent = 0xF0,
  131. FuncEventMask = 0xF4,
  132. FuncPresetState = 0xF8,
  133. FuncForceEvent = 0xFC,
  134. };
  135. enum RTL8169_register_content {
  136. /*InterruptStatusBits */
  137. SYSErr = 0x8000,
  138. PCSTimeout = 0x4000,
  139. SWInt = 0x0100,
  140. TxDescUnavail = 0x80,
  141. RxFIFOOver = 0x40,
  142. RxUnderrun = 0x20,
  143. RxOverflow = 0x10,
  144. TxErr = 0x08,
  145. TxOK = 0x04,
  146. RxErr = 0x02,
  147. RxOK = 0x01,
  148. /*RxStatusDesc */
  149. RxRES = 0x00200000,
  150. RxCRC = 0x00080000,
  151. RxRUNT = 0x00100000,
  152. RxRWT = 0x00400000,
  153. /*ChipCmdBits */
  154. CmdReset = 0x10,
  155. CmdRxEnb = 0x08,
  156. CmdTxEnb = 0x04,
  157. RxBufEmpty = 0x01,
  158. /*Cfg9346Bits */
  159. Cfg9346_Lock = 0x00,
  160. Cfg9346_Unlock = 0xC0,
  161. /*rx_mode_bits */
  162. AcceptErr = 0x20,
  163. AcceptRunt = 0x10,
  164. AcceptBroadcast = 0x08,
  165. AcceptMulticast = 0x04,
  166. AcceptMyPhys = 0x02,
  167. AcceptAllPhys = 0x01,
  168. /*RxConfigBits */
  169. RxCfgFIFOShift = 13,
  170. RxCfgDMAShift = 8,
  171. /*TxConfigBits */
  172. TxInterFrameGapShift = 24,
  173. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  174. /*rtl8169_PHYstatus */
  175. TBI_Enable = 0x80,
  176. TxFlowCtrl = 0x40,
  177. RxFlowCtrl = 0x20,
  178. _1000bpsF = 0x10,
  179. _100bps = 0x08,
  180. _10bps = 0x04,
  181. LinkStatus = 0x02,
  182. FullDup = 0x01,
  183. /*GIGABIT_PHY_registers */
  184. PHY_CTRL_REG = 0,
  185. PHY_STAT_REG = 1,
  186. PHY_AUTO_NEGO_REG = 4,
  187. PHY_1000_CTRL_REG = 9,
  188. /*GIGABIT_PHY_REG_BIT */
  189. PHY_Restart_Auto_Nego = 0x0200,
  190. PHY_Enable_Auto_Nego = 0x1000,
  191. /* PHY_STAT_REG = 1; */
  192. PHY_Auto_Nego_Comp = 0x0020,
  193. /* PHY_AUTO_NEGO_REG = 4; */
  194. PHY_Cap_10_Half = 0x0020,
  195. PHY_Cap_10_Full = 0x0040,
  196. PHY_Cap_100_Half = 0x0080,
  197. PHY_Cap_100_Full = 0x0100,
  198. /* PHY_1000_CTRL_REG = 9; */
  199. PHY_Cap_1000_Full = 0x0200,
  200. PHY_Cap_Null = 0x0,
  201. /*_MediaType*/
  202. _10_Half = 0x01,
  203. _10_Full = 0x02,
  204. _100_Half = 0x04,
  205. _100_Full = 0x08,
  206. _1000_Full = 0x10,
  207. /*_TBICSRBit*/
  208. TBILinkOK = 0x02000000,
  209. };
  210. static struct {
  211. const char *name;
  212. u8 version; /* depend on RTL8169 docs */
  213. u32 RxConfigMask; /* should clear the bits supported by this chip */
  214. } rtl_chip_info[] = {
  215. {"RTL-8169", 0x00, 0xff7e1880,},
  216. {"RTL-8169", 0x04, 0xff7e1880,},
  217. {"RTL-8169", 0x00, 0xff7e1880,},
  218. {"RTL-8169s/8110s", 0x02, 0xff7e1880,},
  219. {"RTL-8169s/8110s", 0x04, 0xff7e1880,},
  220. {"RTL-8169sb/8110sb", 0x10, 0xff7e1880,},
  221. {"RTL-8169sc/8110sc", 0x18, 0xff7e1880,},
  222. {"RTL-8168b/8111sb", 0x30, 0xff7e1880,},
  223. {"RTL-8168b/8111sb", 0x38, 0xff7e1880,},
  224. {"RTL-8101e", 0x34, 0xff7e1880,},
  225. {"RTL-8100e", 0x32, 0xff7e1880,},
  226. };
  227. enum _DescStatusBit {
  228. OWNbit = 0x80000000,
  229. EORbit = 0x40000000,
  230. FSbit = 0x20000000,
  231. LSbit = 0x10000000,
  232. };
  233. struct TxDesc {
  234. u32 status;
  235. u32 vlan_tag;
  236. u32 buf_addr;
  237. u32 buf_Haddr;
  238. };
  239. struct RxDesc {
  240. u32 status;
  241. u32 vlan_tag;
  242. u32 buf_addr;
  243. u32 buf_Haddr;
  244. };
  245. /* Define the TX Descriptor */
  246. static u8 tx_ring[NUM_TX_DESC * sizeof(struct TxDesc) + 256];
  247. /* __attribute__ ((aligned(256))); */
  248. /* Create a static buffer of size RX_BUF_SZ for each
  249. TX Descriptor. All descriptors point to a
  250. part of this buffer */
  251. static unsigned char txb[NUM_TX_DESC * RX_BUF_SIZE];
  252. /* Define the RX Descriptor */
  253. static u8 rx_ring[NUM_RX_DESC * sizeof(struct TxDesc) + 256];
  254. /* __attribute__ ((aligned(256))); */
  255. /* Create a static buffer of size RX_BUF_SZ for each
  256. RX Descriptor All descriptors point to a
  257. part of this buffer */
  258. static unsigned char rxb[NUM_RX_DESC * RX_BUF_SIZE];
  259. struct rtl8169_private {
  260. void *mmio_addr; /* memory map physical address */
  261. int chipset;
  262. unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  263. unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  264. unsigned long dirty_tx;
  265. unsigned char *TxDescArrays; /* Index of Tx Descriptor buffer */
  266. unsigned char *RxDescArrays; /* Index of Rx Descriptor buffer */
  267. struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */
  268. struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */
  269. unsigned char *RxBufferRings; /* Index of Rx Buffer */
  270. unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */
  271. unsigned char *Tx_skbuff[NUM_TX_DESC];
  272. } tpx;
  273. static struct rtl8169_private *tpc;
  274. static const u16 rtl8169_intr_mask =
  275. SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr |
  276. TxOK | RxErr | RxOK;
  277. static const unsigned int rtl8169_rx_config =
  278. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  279. static struct pci_device_id supported[] = {
  280. {PCI_VENDOR_ID_REALTEK, 0x8167},
  281. {PCI_VENDOR_ID_REALTEK, 0x8169},
  282. {}
  283. };
  284. void mdio_write(int RegAddr, int value)
  285. {
  286. int i;
  287. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  288. udelay(1000);
  289. for (i = 2000; i > 0; i--) {
  290. /* Check if the RTL8169 has completed writing to the specified MII register */
  291. if (!(RTL_R32(PHYAR) & 0x80000000)) {
  292. break;
  293. } else {
  294. udelay(100);
  295. }
  296. }
  297. }
  298. int mdio_read(int RegAddr)
  299. {
  300. int i, value = -1;
  301. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  302. udelay(1000);
  303. for (i = 2000; i > 0; i--) {
  304. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  305. if (RTL_R32(PHYAR) & 0x80000000) {
  306. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  307. break;
  308. } else {
  309. udelay(100);
  310. }
  311. }
  312. return value;
  313. }
  314. static int rtl8169_init_board(struct eth_device *dev)
  315. {
  316. int i;
  317. u32 tmp;
  318. #ifdef DEBUG_RTL8169
  319. printf ("%s\n", __FUNCTION__);
  320. #endif
  321. ioaddr = dev->iobase;
  322. /* Soft reset the chip. */
  323. RTL_W8(ChipCmd, CmdReset);
  324. /* Check that the chip has finished the reset. */
  325. for (i = 1000; i > 0; i--)
  326. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  327. break;
  328. else
  329. udelay(10);
  330. /* identify chip attached to board */
  331. tmp = RTL_R32(TxConfig);
  332. tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24;
  333. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--){
  334. if (tmp == rtl_chip_info[i].version) {
  335. tpc->chipset = i;
  336. goto match;
  337. }
  338. }
  339. /* if unknown chip, assume array element #0, original RTL-8169 in this case */
  340. printf("PCI device %s: unknown chip version, assuming RTL-8169\n", dev->name);
  341. printf("PCI device: TxConfig = 0x%hX\n", (unsigned long) RTL_R32(TxConfig));
  342. tpc->chipset = 0;
  343. match:
  344. return 0;
  345. }
  346. /**************************************************************************
  347. RECV - Receive a frame
  348. ***************************************************************************/
  349. static int rtl_recv(struct eth_device *dev)
  350. {
  351. /* return true if there's an ethernet packet ready to read */
  352. /* nic->packet should contain data on return */
  353. /* nic->packetlen should contain length of data */
  354. int cur_rx;
  355. int length = 0;
  356. #ifdef DEBUG_RTL8169_RX
  357. printf ("%s\n", __FUNCTION__);
  358. #endif
  359. ioaddr = dev->iobase;
  360. cur_rx = tpc->cur_rx;
  361. if ((le32_to_cpu(tpc->RxDescArray[cur_rx].status) & OWNbit) == 0) {
  362. if (!(le32_to_cpu(tpc->RxDescArray[cur_rx].status) & RxRES)) {
  363. unsigned char rxdata[RX_BUF_LEN];
  364. length = (int) (le32_to_cpu(tpc->RxDescArray[cur_rx].
  365. status) & 0x00001FFF) - 4;
  366. memcpy(rxdata, tpc->RxBufferRing[cur_rx], length);
  367. NetReceive(rxdata, length);
  368. if (cur_rx == NUM_RX_DESC - 1)
  369. tpc->RxDescArray[cur_rx].status =
  370. cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE);
  371. else
  372. tpc->RxDescArray[cur_rx].status =
  373. cpu_to_le32(OWNbit + RX_BUF_SIZE);
  374. tpc->RxDescArray[cur_rx].buf_addr =
  375. cpu_to_le32((unsigned long)tpc->RxBufferRing[cur_rx]);
  376. } else {
  377. puts("Error Rx");
  378. }
  379. cur_rx = (cur_rx + 1) % NUM_RX_DESC;
  380. tpc->cur_rx = cur_rx;
  381. return 1;
  382. } else {
  383. ushort sts = RTL_R8(IntrStatus);
  384. RTL_W8(IntrStatus, sts & ~(TxErr | RxErr | SYSErr));
  385. udelay(100); /* wait */
  386. }
  387. tpc->cur_rx = cur_rx;
  388. return (0); /* initially as this is called to flush the input */
  389. }
  390. #define HZ 1000
  391. /**************************************************************************
  392. SEND - Transmit a frame
  393. ***************************************************************************/
  394. static int rtl_send(struct eth_device *dev, volatile void *packet, int length)
  395. {
  396. /* send the packet to destination */
  397. u32 to;
  398. u8 *ptxb;
  399. int entry = tpc->cur_tx % NUM_TX_DESC;
  400. u32 len = length;
  401. int ret;
  402. #ifdef DEBUG_RTL8169_TX
  403. int stime = currticks();
  404. printf ("%s\n", __FUNCTION__);
  405. printf("sending %d bytes\n", len);
  406. #endif
  407. ioaddr = dev->iobase;
  408. /* point to the current txb incase multiple tx_rings are used */
  409. ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE];
  410. memcpy(ptxb, (char *)packet, (int)length);
  411. while (len < ETH_ZLEN)
  412. ptxb[len++] = '\0';
  413. tpc->TxDescArray[entry].buf_addr = cpu_to_le32((unsigned long)ptxb);
  414. if (entry != (NUM_TX_DESC - 1)) {
  415. tpc->TxDescArray[entry].status =
  416. cpu_to_le32((OWNbit | FSbit | LSbit) |
  417. ((len > ETH_ZLEN) ? len : ETH_ZLEN));
  418. } else {
  419. tpc->TxDescArray[entry].status =
  420. cpu_to_le32((OWNbit | EORbit | FSbit | LSbit) |
  421. ((len > ETH_ZLEN) ? len : ETH_ZLEN));
  422. }
  423. RTL_W8(TxPoll, 0x40); /* set polling bit */
  424. tpc->cur_tx++;
  425. to = currticks() + TX_TIMEOUT;
  426. while ((le32_to_cpu(tpc->TxDescArray[entry].status) & OWNbit)
  427. && (currticks() < to)); /* wait */
  428. if (currticks() >= to) {
  429. #ifdef DEBUG_RTL8169_TX
  430. puts ("tx timeout/error\n");
  431. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  432. #endif
  433. ret = 0;
  434. } else {
  435. #ifdef DEBUG_RTL8169_TX
  436. puts("tx done\n");
  437. #endif
  438. ret = length;
  439. }
  440. /* Delay to make net console (nc) work properly */
  441. udelay(20);
  442. return ret;
  443. }
  444. static void rtl8169_set_rx_mode(struct eth_device *dev)
  445. {
  446. u32 mc_filter[2]; /* Multicast hash filter */
  447. int rx_mode;
  448. u32 tmp = 0;
  449. #ifdef DEBUG_RTL8169
  450. printf ("%s\n", __FUNCTION__);
  451. #endif
  452. /* IFF_ALLMULTI */
  453. /* Too many to filter perfectly -- accept all multicasts. */
  454. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  455. mc_filter[1] = mc_filter[0] = 0xffffffff;
  456. tmp = rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) &
  457. rtl_chip_info[tpc->chipset].RxConfigMask);
  458. RTL_W32(RxConfig, tmp);
  459. RTL_W32(MAR0 + 0, mc_filter[0]);
  460. RTL_W32(MAR0 + 4, mc_filter[1]);
  461. }
  462. static void rtl8169_hw_start(struct eth_device *dev)
  463. {
  464. u32 i;
  465. #ifdef DEBUG_RTL8169
  466. int stime = currticks();
  467. printf ("%s\n", __FUNCTION__);
  468. #endif
  469. #if 0
  470. /* Soft reset the chip. */
  471. RTL_W8(ChipCmd, CmdReset);
  472. /* Check that the chip has finished the reset. */
  473. for (i = 1000; i > 0; i--) {
  474. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  475. break;
  476. else
  477. udelay(10);
  478. }
  479. #endif
  480. RTL_W8(Cfg9346, Cfg9346_Unlock);
  481. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  482. RTL_W8(EarlyTxThres, EarlyTxThld);
  483. /* For gigabit rtl8169 */
  484. RTL_W16(RxMaxSize, RxPacketMaxSize);
  485. /* Set Rx Config register */
  486. i = rtl8169_rx_config | (RTL_R32(RxConfig) &
  487. rtl_chip_info[tpc->chipset].RxConfigMask);
  488. RTL_W32(RxConfig, i);
  489. /* Set DMA burst size and Interframe Gap Time */
  490. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  491. (InterFrameGap << TxInterFrameGapShift));
  492. tpc->cur_rx = 0;
  493. RTL_W32(TxDescStartAddr, (unsigned long)tpc->TxDescArray);
  494. RTL_W32(RxDescStartAddr, (unsigned long)tpc->RxDescArray);
  495. RTL_W8(Cfg9346, Cfg9346_Lock);
  496. udelay(10);
  497. RTL_W32(RxMissed, 0);
  498. rtl8169_set_rx_mode(dev);
  499. /* no early-rx interrupts */
  500. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  501. #ifdef DEBUG_RTL8169
  502. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  503. #endif
  504. }
  505. static void rtl8169_init_ring(struct eth_device *dev)
  506. {
  507. int i;
  508. #ifdef DEBUG_RTL8169
  509. int stime = currticks();
  510. printf ("%s\n", __FUNCTION__);
  511. #endif
  512. tpc->cur_rx = 0;
  513. tpc->cur_tx = 0;
  514. tpc->dirty_tx = 0;
  515. memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc));
  516. memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc));
  517. for (i = 0; i < NUM_TX_DESC; i++) {
  518. tpc->Tx_skbuff[i] = &txb[i];
  519. }
  520. for (i = 0; i < NUM_RX_DESC; i++) {
  521. if (i == (NUM_RX_DESC - 1))
  522. tpc->RxDescArray[i].status =
  523. cpu_to_le32((OWNbit | EORbit) + RX_BUF_SIZE);
  524. else
  525. tpc->RxDescArray[i].status =
  526. cpu_to_le32(OWNbit + RX_BUF_SIZE);
  527. tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE];
  528. tpc->RxDescArray[i].buf_addr =
  529. cpu_to_le32((unsigned long)tpc->RxBufferRing[i]);
  530. }
  531. #ifdef DEBUG_RTL8169
  532. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  533. #endif
  534. }
  535. /**************************************************************************
  536. RESET - Finish setting up the ethernet interface
  537. ***************************************************************************/
  538. static int rtl_reset(struct eth_device *dev, bd_t *bis)
  539. {
  540. int i;
  541. #ifdef DEBUG_RTL8169
  542. int stime = currticks();
  543. printf ("%s\n", __FUNCTION__);
  544. #endif
  545. tpc->TxDescArrays = tx_ring;
  546. /* Tx Desscriptor needs 256 bytes alignment; */
  547. tpc->TxDescArray = (struct TxDesc *) ((unsigned long)(tpc->TxDescArrays +
  548. 255) & ~255);
  549. tpc->RxDescArrays = rx_ring;
  550. /* Rx Desscriptor needs 256 bytes alignment; */
  551. tpc->RxDescArray = (struct RxDesc *) ((unsigned long)(tpc->RxDescArrays +
  552. 255) & ~255);
  553. rtl8169_init_ring(dev);
  554. rtl8169_hw_start(dev);
  555. /* Construct a perfect filter frame with the mac address as first match
  556. * and broadcast for all others */
  557. for (i = 0; i < 192; i++)
  558. txb[i] = 0xFF;
  559. txb[0] = dev->enetaddr[0];
  560. txb[1] = dev->enetaddr[1];
  561. txb[2] = dev->enetaddr[2];
  562. txb[3] = dev->enetaddr[3];
  563. txb[4] = dev->enetaddr[4];
  564. txb[5] = dev->enetaddr[5];
  565. #ifdef DEBUG_RTL8169
  566. printf ("%s elapsed time : %d\n", __FUNCTION__, currticks()-stime);
  567. #endif
  568. return 0;
  569. }
  570. /**************************************************************************
  571. HALT - Turn off ethernet interface
  572. ***************************************************************************/
  573. static void rtl_halt(struct eth_device *dev)
  574. {
  575. int i;
  576. #ifdef DEBUG_RTL8169
  577. printf ("%s\n", __FUNCTION__);
  578. #endif
  579. ioaddr = dev->iobase;
  580. /* Stop the chip's Tx and Rx DMA processes. */
  581. RTL_W8(ChipCmd, 0x00);
  582. /* Disable interrupts by clearing the interrupt mask. */
  583. RTL_W16(IntrMask, 0x0000);
  584. RTL_W32(RxMissed, 0);
  585. tpc->TxDescArrays = NULL;
  586. tpc->RxDescArrays = NULL;
  587. tpc->TxDescArray = NULL;
  588. tpc->RxDescArray = NULL;
  589. for (i = 0; i < NUM_RX_DESC; i++) {
  590. tpc->RxBufferRing[i] = NULL;
  591. }
  592. }
  593. /**************************************************************************
  594. INIT - Look for an adapter, this routine's visible to the outside
  595. ***************************************************************************/
  596. #define board_found 1
  597. #define valid_link 0
  598. static int rtl_init(struct eth_device *dev, bd_t *bis)
  599. {
  600. static int board_idx = -1;
  601. static int printed_version = 0;
  602. int i, rc;
  603. int option = -1, Cap10_100 = 0, Cap1000 = 0;
  604. #ifdef DEBUG_RTL8169
  605. printf ("%s\n", __FUNCTION__);
  606. #endif
  607. ioaddr = dev->iobase;
  608. board_idx++;
  609. printed_version = 1;
  610. /* point to private storage */
  611. tpc = &tpx;
  612. rc = rtl8169_init_board(dev);
  613. if (rc)
  614. return rc;
  615. /* Get MAC address. FIXME: read EEPROM */
  616. for (i = 0; i < MAC_ADDR_LEN; i++)
  617. bis->bi_enetaddr[i] = dev->enetaddr[i] = RTL_R8(MAC0 + i);
  618. #ifdef DEBUG_RTL8169
  619. printf("MAC Address");
  620. for (i = 0; i < MAC_ADDR_LEN; i++)
  621. printf(":%02x", dev->enetaddr[i]);
  622. putc('\n');
  623. #endif
  624. #ifdef DEBUG_RTL8169
  625. /* Print out some hardware info */
  626. printf("%s: at ioaddr 0x%x\n", dev->name, ioaddr);
  627. #endif
  628. /* if TBI is not endbled */
  629. if (!(RTL_R8(PHYstatus) & TBI_Enable)) {
  630. int val = mdio_read(PHY_AUTO_NEGO_REG);
  631. option = (board_idx >= MAX_UNITS) ? 0 : media[board_idx];
  632. /* Force RTL8169 in 10/100/1000 Full/Half mode. */
  633. if (option > 0) {
  634. #ifdef DEBUG_RTL8169
  635. printf("%s: Force-mode Enabled.\n", dev->name);
  636. #endif
  637. Cap10_100 = 0, Cap1000 = 0;
  638. switch (option) {
  639. case _10_Half:
  640. Cap10_100 = PHY_Cap_10_Half;
  641. Cap1000 = PHY_Cap_Null;
  642. break;
  643. case _10_Full:
  644. Cap10_100 = PHY_Cap_10_Full;
  645. Cap1000 = PHY_Cap_Null;
  646. break;
  647. case _100_Half:
  648. Cap10_100 = PHY_Cap_100_Half;
  649. Cap1000 = PHY_Cap_Null;
  650. break;
  651. case _100_Full:
  652. Cap10_100 = PHY_Cap_100_Full;
  653. Cap1000 = PHY_Cap_Null;
  654. break;
  655. case _1000_Full:
  656. Cap10_100 = PHY_Cap_Null;
  657. Cap1000 = PHY_Cap_1000_Full;
  658. break;
  659. default:
  660. break;
  661. }
  662. mdio_write(PHY_AUTO_NEGO_REG, Cap10_100 | (val & 0x1F)); /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
  663. mdio_write(PHY_1000_CTRL_REG, Cap1000);
  664. } else {
  665. #ifdef DEBUG_RTL8169
  666. printf("%s: Auto-negotiation Enabled.\n",
  667. dev->name);
  668. #endif
  669. /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
  670. mdio_write(PHY_AUTO_NEGO_REG,
  671. PHY_Cap_10_Half | PHY_Cap_10_Full |
  672. PHY_Cap_100_Half | PHY_Cap_100_Full |
  673. (val & 0x1F));
  674. /* enable 1000 Full Mode */
  675. mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full);
  676. }
  677. /* Enable auto-negotiation and restart auto-nigotiation */
  678. mdio_write(PHY_CTRL_REG,
  679. PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego);
  680. udelay(100);
  681. /* wait for auto-negotiation process */
  682. for (i = 10000; i > 0; i--) {
  683. /* check if auto-negotiation complete */
  684. if (mdio_read(PHY_STAT_REG) & PHY_Auto_Nego_Comp) {
  685. udelay(100);
  686. option = RTL_R8(PHYstatus);
  687. if (option & _1000bpsF) {
  688. #ifdef DEBUG_RTL8169
  689. printf("%s: 1000Mbps Full-duplex operation.\n",
  690. dev->name);
  691. #endif
  692. } else {
  693. #ifdef DEBUG_RTL8169
  694. printf("%s: %sMbps %s-duplex operation.\n",
  695. dev->name,
  696. (option & _100bps) ? "100" :
  697. "10",
  698. (option & FullDup) ? "Full" :
  699. "Half");
  700. #endif
  701. }
  702. break;
  703. } else {
  704. udelay(100);
  705. }
  706. } /* end for-loop to wait for auto-negotiation process */
  707. } else {
  708. udelay(100);
  709. #ifdef DEBUG_RTL8169
  710. printf
  711. ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n",
  712. dev->name,
  713. (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed");
  714. #endif
  715. }
  716. return 1;
  717. }
  718. int rtl8169_initialize(bd_t *bis)
  719. {
  720. pci_dev_t devno;
  721. int card_number = 0;
  722. struct eth_device *dev;
  723. u32 iobase;
  724. int idx=0;
  725. while(1){
  726. /* Find RTL8169 */
  727. if ((devno = pci_find_devices(supported, idx++)) < 0)
  728. break;
  729. pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
  730. iobase &= ~0xf;
  731. debug ("rtl8169: REALTEK RTL8169 @0x%x\n", iobase);
  732. dev = (struct eth_device *)malloc(sizeof *dev);
  733. sprintf (dev->name, "RTL8169#%d", card_number);
  734. dev->priv = (void *) devno;
  735. dev->iobase = (int)pci_mem_to_phys(devno, iobase);
  736. dev->init = rtl_reset;
  737. dev->halt = rtl_halt;
  738. dev->send = rtl_send;
  739. dev->recv = rtl_recv;
  740. eth_register (dev);
  741. rtl_init(dev, bis);
  742. card_number++;
  743. }
  744. return card_number;
  745. }
  746. #endif