s3c24x0.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135
  1. /*
  2. * (C) Copyright 2003
  3. * David Müller ELSOFT AG Switzerland. d.mueller@elsoft.ch
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************
  24. * NAME : s3c24x0.h
  25. * Version : 31.3.2003
  26. *
  27. * common stuff for SAMSUNG S3C24X0 SoC
  28. ************************************************/
  29. #ifndef __S3C24X0_H__
  30. #define __S3C24X0_H__
  31. typedef volatile u8 S3C24X0_REG8;
  32. typedef volatile u16 S3C24X0_REG16;
  33. typedef volatile u32 S3C24X0_REG32;
  34. /* Memory controller (see manual chapter 5) */
  35. typedef struct {
  36. S3C24X0_REG32 BWSCON;
  37. S3C24X0_REG32 BANKCON[8];
  38. S3C24X0_REG32 REFRESH;
  39. S3C24X0_REG32 BANKSIZE;
  40. S3C24X0_REG32 MRSRB6;
  41. S3C24X0_REG32 MRSRB7;
  42. } /*__attribute__((__packed__))*/ S3C24X0_MEMCTL;
  43. /* USB HOST (see manual chapter 12) */
  44. typedef struct {
  45. S3C24X0_REG32 HcRevision;
  46. S3C24X0_REG32 HcControl;
  47. S3C24X0_REG32 HcCommonStatus;
  48. S3C24X0_REG32 HcInterruptStatus;
  49. S3C24X0_REG32 HcInterruptEnable;
  50. S3C24X0_REG32 HcInterruptDisable;
  51. S3C24X0_REG32 HcHCCA;
  52. S3C24X0_REG32 HcPeriodCuttendED;
  53. S3C24X0_REG32 HcControlHeadED;
  54. S3C24X0_REG32 HcControlCurrentED;
  55. S3C24X0_REG32 HcBulkHeadED;
  56. S3C24X0_REG32 HcBuldCurrentED;
  57. S3C24X0_REG32 HcDoneHead;
  58. S3C24X0_REG32 HcRmInterval;
  59. S3C24X0_REG32 HcFmRemaining;
  60. S3C24X0_REG32 HcFmNumber;
  61. S3C24X0_REG32 HcPeriodicStart;
  62. S3C24X0_REG32 HcLSThreshold;
  63. S3C24X0_REG32 HcRhDescriptorA;
  64. S3C24X0_REG32 HcRhDescriptorB;
  65. S3C24X0_REG32 HcRhStatus;
  66. S3C24X0_REG32 HcRhPortStatus1;
  67. S3C24X0_REG32 HcRhPortStatus2;
  68. } /*__attribute__((__packed__))*/ S3C24X0_USB_HOST;
  69. /* INTERRUPT (see manual chapter 14) */
  70. typedef struct {
  71. S3C24X0_REG32 SRCPND;
  72. S3C24X0_REG32 INTMOD;
  73. S3C24X0_REG32 INTMSK;
  74. S3C24X0_REG32 PRIORITY;
  75. S3C24X0_REG32 INTPND;
  76. S3C24X0_REG32 INTOFFSET;
  77. #ifdef CONFIG_S3C2410
  78. S3C24X0_REG32 SUBSRCPND;
  79. S3C24X0_REG32 INTSUBMSK;
  80. #endif
  81. } /*__attribute__((__packed__))*/ S3C24X0_INTERRUPT;
  82. /* DMAS (see manual chapter 8) */
  83. typedef struct {
  84. S3C24X0_REG32 DISRC;
  85. #ifdef CONFIG_S3C2410
  86. S3C24X0_REG32 DISRCC;
  87. #endif
  88. S3C24X0_REG32 DIDST;
  89. #ifdef CONFIG_S3C2410
  90. S3C24X0_REG32 DIDSTC;
  91. #endif
  92. S3C24X0_REG32 DCON;
  93. S3C24X0_REG32 DSTAT;
  94. S3C24X0_REG32 DCSRC;
  95. S3C24X0_REG32 DCDST;
  96. S3C24X0_REG32 DMASKTRIG;
  97. #ifdef CONFIG_S3C2400
  98. S3C24X0_REG32 res[1];
  99. #endif
  100. #ifdef CONFIG_S3C2410
  101. S3C24X0_REG32 res[7];
  102. #endif
  103. } /*__attribute__((__packed__))*/ S3C24X0_DMA;
  104. typedef struct {
  105. S3C24X0_DMA dma[4];
  106. } /*__attribute__((__packed__))*/ S3C24X0_DMAS;
  107. /* CLOCK & POWER MANAGEMENT (see S3C2400 manual chapter 6) */
  108. /* (see S3C2410 manual chapter 7) */
  109. typedef struct {
  110. S3C24X0_REG32 LOCKTIME;
  111. S3C24X0_REG32 MPLLCON;
  112. S3C24X0_REG32 UPLLCON;
  113. S3C24X0_REG32 CLKCON;
  114. S3C24X0_REG32 CLKSLOW;
  115. S3C24X0_REG32 CLKDIVN;
  116. } /*__attribute__((__packed__))*/ S3C24X0_CLOCK_POWER;
  117. /* LCD CONTROLLER (see manual chapter 15) */
  118. typedef struct {
  119. S3C24X0_REG32 LCDCON1;
  120. S3C24X0_REG32 LCDCON2;
  121. S3C24X0_REG32 LCDCON3;
  122. S3C24X0_REG32 LCDCON4;
  123. S3C24X0_REG32 LCDCON5;
  124. S3C24X0_REG32 LCDSADDR1;
  125. S3C24X0_REG32 LCDSADDR2;
  126. S3C24X0_REG32 LCDSADDR3;
  127. S3C24X0_REG32 REDLUT;
  128. S3C24X0_REG32 GREENLUT;
  129. S3C24X0_REG32 BLUELUT;
  130. S3C24X0_REG32 res[8];
  131. S3C24X0_REG32 DITHMODE;
  132. S3C24X0_REG32 TPAL;
  133. #ifdef CONFIG_S3C2410
  134. S3C24X0_REG32 LCDINTPND;
  135. S3C24X0_REG32 LCDSRCPND;
  136. S3C24X0_REG32 LCDINTMSK;
  137. S3C24X0_REG32 LPCSEL;
  138. #endif
  139. } /*__attribute__((__packed__))*/ S3C24X0_LCD;
  140. /* NAND FLASH (see S3C2410 manual chapter 6) */
  141. typedef struct {
  142. S3C24X0_REG32 NFCONF;
  143. S3C24X0_REG32 NFCMD;
  144. S3C24X0_REG32 NFADDR;
  145. S3C24X0_REG32 NFDATA;
  146. S3C24X0_REG32 NFSTAT;
  147. S3C24X0_REG32 NFECC;
  148. } /*__attribute__((__packed__))*/ S3C2410_NAND;
  149. /* UART (see manual chapter 11) */
  150. typedef struct {
  151. S3C24X0_REG32 ULCON;
  152. S3C24X0_REG32 UCON;
  153. S3C24X0_REG32 UFCON;
  154. S3C24X0_REG32 UMCON;
  155. S3C24X0_REG32 UTRSTAT;
  156. S3C24X0_REG32 UERSTAT;
  157. S3C24X0_REG32 UFSTAT;
  158. S3C24X0_REG32 UMSTAT;
  159. #ifdef __BIG_ENDIAN
  160. S3C24X0_REG8 res1[3];
  161. S3C24X0_REG8 UTXH;
  162. S3C24X0_REG8 res2[3];
  163. S3C24X0_REG8 URXH;
  164. #else /* Little Endian */
  165. S3C24X0_REG8 UTXH;
  166. S3C24X0_REG8 res1[3];
  167. S3C24X0_REG8 URXH;
  168. S3C24X0_REG8 res2[3];
  169. #endif
  170. S3C24X0_REG32 UBRDIV;
  171. } /*__attribute__((__packed__))*/ S3C24X0_UART;
  172. /* PWM TIMER (see manual chapter 10) */
  173. typedef struct {
  174. S3C24X0_REG32 TCNTB;
  175. S3C24X0_REG32 TCMPB;
  176. S3C24X0_REG32 TCNTO;
  177. } /*__attribute__((__packed__))*/ S3C24X0_TIMER;
  178. typedef struct {
  179. S3C24X0_REG32 TCFG0;
  180. S3C24X0_REG32 TCFG1;
  181. S3C24X0_REG32 TCON;
  182. S3C24X0_TIMER ch[4];
  183. S3C24X0_REG32 TCNTB4;
  184. S3C24X0_REG32 TCNTO4;
  185. } /*__attribute__((__packed__))*/ S3C24X0_TIMERS;
  186. /* USB DEVICE (see manual chapter 13) */
  187. typedef struct {
  188. #ifdef __BIG_ENDIAN
  189. S3C24X0_REG8 res[3];
  190. S3C24X0_REG8 EP_FIFO_REG;
  191. #else /* little endian */
  192. S3C24X0_REG8 EP_FIFO_REG;
  193. S3C24X0_REG8 res[3];
  194. #endif
  195. } /*__attribute__((__packed__))*/ S3C24X0_USB_DEV_FIFOS;
  196. typedef struct {
  197. #ifdef __BIG_ENDIAN
  198. S3C24X0_REG8 res1[3];
  199. S3C24X0_REG8 EP_DMA_CON;
  200. S3C24X0_REG8 res2[3];
  201. S3C24X0_REG8 EP_DMA_UNIT;
  202. S3C24X0_REG8 res3[3];
  203. S3C24X0_REG8 EP_DMA_FIFO;
  204. S3C24X0_REG8 res4[3];
  205. S3C24X0_REG8 EP_DMA_TTC_L;
  206. S3C24X0_REG8 res5[3];
  207. S3C24X0_REG8 EP_DMA_TTC_M;
  208. S3C24X0_REG8 res6[3];
  209. S3C24X0_REG8 EP_DMA_TTC_H;
  210. #else /* little endian */
  211. S3C24X0_REG8 EP_DMA_CON;
  212. S3C24X0_REG8 res1[3];
  213. S3C24X0_REG8 EP_DMA_UNIT;
  214. S3C24X0_REG8 res2[3];
  215. S3C24X0_REG8 EP_DMA_FIFO;
  216. S3C24X0_REG8 res3[3];
  217. S3C24X0_REG8 EP_DMA_TTC_L;
  218. S3C24X0_REG8 res4[3];
  219. S3C24X0_REG8 EP_DMA_TTC_M;
  220. S3C24X0_REG8 res5[3];
  221. S3C24X0_REG8 EP_DMA_TTC_H;
  222. S3C24X0_REG8 res6[3];
  223. #endif
  224. } /*__attribute__((__packed__))*/ S3C24X0_USB_DEV_DMAS;
  225. typedef struct {
  226. #ifdef __BIG_ENDIAN
  227. S3C24X0_REG8 res1[3];
  228. S3C24X0_REG8 FUNC_ADDR_REG;
  229. S3C24X0_REG8 res2[3];
  230. S3C24X0_REG8 PWR_REG;
  231. S3C24X0_REG8 res3[3];
  232. S3C24X0_REG8 EP_INT_REG;
  233. S3C24X0_REG8 res4[15];
  234. S3C24X0_REG8 USB_INT_REG;
  235. S3C24X0_REG8 res5[3];
  236. S3C24X0_REG8 EP_INT_EN_REG;
  237. S3C24X0_REG8 res6[15];
  238. S3C24X0_REG8 USB_INT_EN_REG;
  239. S3C24X0_REG8 res7[3];
  240. S3C24X0_REG8 FRAME_NUM1_REG;
  241. S3C24X0_REG8 res8[3];
  242. S3C24X0_REG8 FRAME_NUM2_REG;
  243. S3C24X0_REG8 res9[3];
  244. S3C24X0_REG8 INDEX_REG;
  245. S3C24X0_REG8 res10[7];
  246. S3C24X0_REG8 MAXP_REG;
  247. S3C24X0_REG8 res11[3];
  248. S3C24X0_REG8 EP0_CSR_IN_CSR1_REG;
  249. S3C24X0_REG8 res12[3];
  250. S3C24X0_REG8 IN_CSR2_REG;
  251. S3C24X0_REG8 res13[7];
  252. S3C24X0_REG8 OUT_CSR1_REG;
  253. S3C24X0_REG8 res14[3];
  254. S3C24X0_REG8 OUT_CSR2_REG;
  255. S3C24X0_REG8 res15[3];
  256. S3C24X0_REG8 OUT_FIFO_CNT1_REG;
  257. S3C24X0_REG8 res16[3];
  258. S3C24X0_REG8 OUT_FIFO_CNT2_REG;
  259. #else /* little endian */
  260. S3C24X0_REG8 FUNC_ADDR_REG;
  261. S3C24X0_REG8 res1[3];
  262. S3C24X0_REG8 PWR_REG;
  263. S3C24X0_REG8 res2[3];
  264. S3C24X0_REG8 EP_INT_REG;
  265. S3C24X0_REG8 res3[15];
  266. S3C24X0_REG8 USB_INT_REG;
  267. S3C24X0_REG8 res4[3];
  268. S3C24X0_REG8 EP_INT_EN_REG;
  269. S3C24X0_REG8 res5[15];
  270. S3C24X0_REG8 USB_INT_EN_REG;
  271. S3C24X0_REG8 res6[3];
  272. S3C24X0_REG8 FRAME_NUM1_REG;
  273. S3C24X0_REG8 res7[3];
  274. S3C24X0_REG8 FRAME_NUM2_REG;
  275. S3C24X0_REG8 res8[3];
  276. S3C24X0_REG8 INDEX_REG;
  277. S3C24X0_REG8 res9[7];
  278. S3C24X0_REG8 MAXP_REG;
  279. S3C24X0_REG8 res10[7];
  280. S3C24X0_REG8 EP0_CSR_IN_CSR1_REG;
  281. S3C24X0_REG8 res11[3];
  282. S3C24X0_REG8 IN_CSR2_REG;
  283. S3C24X0_REG8 res12[3];
  284. S3C24X0_REG8 OUT_CSR1_REG;
  285. S3C24X0_REG8 res13[7];
  286. S3C24X0_REG8 OUT_CSR2_REG;
  287. S3C24X0_REG8 res14[3];
  288. S3C24X0_REG8 OUT_FIFO_CNT1_REG;
  289. S3C24X0_REG8 res15[3];
  290. S3C24X0_REG8 OUT_FIFO_CNT2_REG;
  291. S3C24X0_REG8 res16[3];
  292. #endif /* __BIG_ENDIAN */
  293. S3C24X0_USB_DEV_FIFOS fifo[5];
  294. S3C24X0_USB_DEV_DMAS dma[5];
  295. } /*__attribute__((__packed__))*/ S3C24X0_USB_DEVICE;
  296. /* WATCH DOG TIMER (see manual chapter 18) */
  297. typedef struct {
  298. S3C24X0_REG32 WTCON;
  299. S3C24X0_REG32 WTDAT;
  300. S3C24X0_REG32 WTCNT;
  301. } /*__attribute__((__packed__))*/ S3C24X0_WATCHDOG;
  302. /* IIC (see manual chapter 20) */
  303. typedef struct {
  304. S3C24X0_REG32 IICCON;
  305. S3C24X0_REG32 IICSTAT;
  306. S3C24X0_REG32 IICADD;
  307. S3C24X0_REG32 IICDS;
  308. } /*__attribute__((__packed__))*/ S3C24X0_I2C;
  309. /* IIS (see manual chapter 21) */
  310. typedef struct {
  311. #ifdef __BIG_ENDIAN
  312. S3C24X0_REG16 res1;
  313. S3C24X0_REG16 IISCON;
  314. S3C24X0_REG16 res2;
  315. S3C24X0_REG16 IISMOD;
  316. S3C24X0_REG16 res3;
  317. S3C24X0_REG16 IISPSR;
  318. S3C24X0_REG16 res4;
  319. S3C24X0_REG16 IISFCON;
  320. S3C24X0_REG16 res5;
  321. S3C24X0_REG16 IISFIFO;
  322. #else /* little endian */
  323. S3C24X0_REG16 IISCON;
  324. S3C24X0_REG16 res1;
  325. S3C24X0_REG16 IISMOD;
  326. S3C24X0_REG16 res2;
  327. S3C24X0_REG16 IISPSR;
  328. S3C24X0_REG16 res3;
  329. S3C24X0_REG16 IISFCON;
  330. S3C24X0_REG16 res4;
  331. S3C24X0_REG16 IISFIFO;
  332. S3C24X0_REG16 res5;
  333. #endif
  334. } /*__attribute__((__packed__))*/ S3C24X0_I2S;
  335. /* I/O PORT (see manual chapter 9) */
  336. typedef struct {
  337. #ifdef CONFIG_S3C2400
  338. S3C24X0_REG32 PACON;
  339. S3C24X0_REG32 PADAT;
  340. S3C24X0_REG32 PBCON;
  341. S3C24X0_REG32 PBDAT;
  342. S3C24X0_REG32 PBUP;
  343. S3C24X0_REG32 PCCON;
  344. S3C24X0_REG32 PCDAT;
  345. S3C24X0_REG32 PCUP;
  346. S3C24X0_REG32 PDCON;
  347. S3C24X0_REG32 PDDAT;
  348. S3C24X0_REG32 PDUP;
  349. S3C24X0_REG32 PECON;
  350. S3C24X0_REG32 PEDAT;
  351. S3C24X0_REG32 PEUP;
  352. S3C24X0_REG32 PFCON;
  353. S3C24X0_REG32 PFDAT;
  354. S3C24X0_REG32 PFUP;
  355. S3C24X0_REG32 PGCON;
  356. S3C24X0_REG32 PGDAT;
  357. S3C24X0_REG32 PGUP;
  358. S3C24X0_REG32 OPENCR;
  359. S3C24X0_REG32 MISCCR;
  360. S3C24X0_REG32 EXTINT;
  361. #endif
  362. #ifdef CONFIG_S3C2410
  363. S3C24X0_REG32 GPACON;
  364. S3C24X0_REG32 GPADAT;
  365. S3C24X0_REG32 res1[2];
  366. S3C24X0_REG32 GPBCON;
  367. S3C24X0_REG32 GPBDAT;
  368. S3C24X0_REG32 GPBUP;
  369. S3C24X0_REG32 res2;
  370. S3C24X0_REG32 GPCCON;
  371. S3C24X0_REG32 GPCDAT;
  372. S3C24X0_REG32 GPCUP;
  373. S3C24X0_REG32 res3;
  374. S3C24X0_REG32 GPDCON;
  375. S3C24X0_REG32 GPDDAT;
  376. S3C24X0_REG32 GPDUP;
  377. S3C24X0_REG32 res4;
  378. S3C24X0_REG32 GPECON;
  379. S3C24X0_REG32 GPEDAT;
  380. S3C24X0_REG32 GPEUP;
  381. S3C24X0_REG32 res5;
  382. S3C24X0_REG32 GPFCON;
  383. S3C24X0_REG32 GPFDAT;
  384. S3C24X0_REG32 GPFUP;
  385. S3C24X0_REG32 res6;
  386. S3C24X0_REG32 GPGCON;
  387. S3C24X0_REG32 GPGDAT;
  388. S3C24X0_REG32 GPGUP;
  389. S3C24X0_REG32 res7;
  390. S3C24X0_REG32 GPHCON;
  391. S3C24X0_REG32 GPHDAT;
  392. S3C24X0_REG32 GPHUP;
  393. S3C24X0_REG32 res8;
  394. S3C24X0_REG32 MISCCR;
  395. S3C24X0_REG32 DCLKCON;
  396. S3C24X0_REG32 EXTINT0;
  397. S3C24X0_REG32 EXTINT1;
  398. S3C24X0_REG32 EXTINT2;
  399. S3C24X0_REG32 EINTFLT0;
  400. S3C24X0_REG32 EINTFLT1;
  401. S3C24X0_REG32 EINTFLT2;
  402. S3C24X0_REG32 EINTFLT3;
  403. S3C24X0_REG32 EINTMASK;
  404. S3C24X0_REG32 EINTPEND;
  405. S3C24X0_REG32 GSTATUS0;
  406. S3C24X0_REG32 GSTATUS1;
  407. S3C24X0_REG32 GSTATUS2;
  408. S3C24X0_REG32 GSTATUS3;
  409. S3C24X0_REG32 GSTATUS4;
  410. #endif
  411. } /*__attribute__((__packed__))*/ S3C24X0_GPIO;
  412. /* RTC (see manual chapter 17) */
  413. typedef struct {
  414. #ifdef __BIG_ENDIAN
  415. S3C24X0_REG8 res1[67];
  416. S3C24X0_REG8 RTCCON;
  417. S3C24X0_REG8 res2[3];
  418. S3C24X0_REG8 TICNT;
  419. S3C24X0_REG8 res3[11];
  420. S3C24X0_REG8 RTCALM;
  421. S3C24X0_REG8 res4[3];
  422. S3C24X0_REG8 ALMSEC;
  423. S3C24X0_REG8 res5[3];
  424. S3C24X0_REG8 ALMMIN;
  425. S3C24X0_REG8 res6[3];
  426. S3C24X0_REG8 ALMHOUR;
  427. S3C24X0_REG8 res7[3];
  428. S3C24X0_REG8 ALMDATE;
  429. S3C24X0_REG8 res8[3];
  430. S3C24X0_REG8 ALMMON;
  431. S3C24X0_REG8 res9[3];
  432. S3C24X0_REG8 ALMYEAR;
  433. S3C24X0_REG8 res10[3];
  434. S3C24X0_REG8 RTCRST;
  435. S3C24X0_REG8 res11[3];
  436. S3C24X0_REG8 BCDSEC;
  437. S3C24X0_REG8 res12[3];
  438. S3C24X0_REG8 BCDMIN;
  439. S3C24X0_REG8 res13[3];
  440. S3C24X0_REG8 BCDHOUR;
  441. S3C24X0_REG8 res14[3];
  442. S3C24X0_REG8 BCDDATE;
  443. S3C24X0_REG8 res15[3];
  444. S3C24X0_REG8 BCDDAY;
  445. S3C24X0_REG8 res16[3];
  446. S3C24X0_REG8 BCDMON;
  447. S3C24X0_REG8 res17[3];
  448. S3C24X0_REG8 BCDYEAR;
  449. #else /* little endian */
  450. S3C24X0_REG8 res0[64];
  451. S3C24X0_REG8 RTCCON;
  452. S3C24X0_REG8 res1[3];
  453. S3C24X0_REG8 TICNT;
  454. S3C24X0_REG8 res2[11];
  455. S3C24X0_REG8 RTCALM;
  456. S3C24X0_REG8 res3[3];
  457. S3C24X0_REG8 ALMSEC;
  458. S3C24X0_REG8 res4[3];
  459. S3C24X0_REG8 ALMMIN;
  460. S3C24X0_REG8 res5[3];
  461. S3C24X0_REG8 ALMHOUR;
  462. S3C24X0_REG8 res6[3];
  463. S3C24X0_REG8 ALMDATE;
  464. S3C24X0_REG8 res7[3];
  465. S3C24X0_REG8 ALMMON;
  466. S3C24X0_REG8 res8[3];
  467. S3C24X0_REG8 ALMYEAR;
  468. S3C24X0_REG8 res9[3];
  469. S3C24X0_REG8 RTCRST;
  470. S3C24X0_REG8 res10[3];
  471. S3C24X0_REG8 BCDSEC;
  472. S3C24X0_REG8 res11[3];
  473. S3C24X0_REG8 BCDMIN;
  474. S3C24X0_REG8 res12[3];
  475. S3C24X0_REG8 BCDHOUR;
  476. S3C24X0_REG8 res13[3];
  477. S3C24X0_REG8 BCDDATE;
  478. S3C24X0_REG8 res14[3];
  479. S3C24X0_REG8 BCDDAY;
  480. S3C24X0_REG8 res15[3];
  481. S3C24X0_REG8 BCDMON;
  482. S3C24X0_REG8 res16[3];
  483. S3C24X0_REG8 BCDYEAR;
  484. S3C24X0_REG8 res17[3];
  485. #endif
  486. } /*__attribute__((__packed__))*/ S3C24X0_RTC;
  487. /* ADC (see manual chapter 16) */
  488. typedef struct {
  489. S3C24X0_REG32 ADCCON;
  490. S3C24X0_REG32 ADCDAT;
  491. } /*__attribute__((__packed__))*/ S3C2400_ADC;
  492. /* ADC (see manual chapter 16) */
  493. typedef struct {
  494. S3C24X0_REG32 ADCCON;
  495. S3C24X0_REG32 ADCTSC;
  496. S3C24X0_REG32 ADCDLY;
  497. S3C24X0_REG32 ADCDAT0;
  498. S3C24X0_REG32 ADCDAT1;
  499. } /*__attribute__((__packed__))*/ S3C2410_ADC;
  500. /* SPI (see manual chapter 22) */
  501. typedef struct {
  502. S3C24X0_REG32 SPCON;
  503. S3C24X0_REG32 SPSTA;
  504. S3C24X0_REG32 SPPIN;
  505. S3C24X0_REG32 SPPRE;
  506. S3C24X0_REG32 SPTDAT;
  507. S3C24X0_REG32 SPRDAT;
  508. S3C24X0_REG32 res[2];
  509. } __attribute__((__packed__)) S3C24X0_SPI_CHANNEL;
  510. typedef struct {
  511. S3C24X0_SPI_CHANNEL ch[S3C24X0_SPI_CHANNELS];
  512. } /*__attribute__((__packed__))*/ S3C24X0_SPI;
  513. /* MMC INTERFACE (see S3C2400 manual chapter 19) */
  514. typedef struct {
  515. #ifdef __BIG_ENDIAN
  516. S3C24X0_REG8 res1[3];
  517. S3C24X0_REG8 MMCON;
  518. S3C24X0_REG8 res2[3];
  519. S3C24X0_REG8 MMCRR;
  520. S3C24X0_REG8 res3[3];
  521. S3C24X0_REG8 MMFCON;
  522. S3C24X0_REG8 res4[3];
  523. S3C24X0_REG8 MMSTA;
  524. S3C24X0_REG16 res5;
  525. S3C24X0_REG16 MMFSTA;
  526. S3C24X0_REG8 res6[3];
  527. S3C24X0_REG8 MMPRE;
  528. S3C24X0_REG16 res7;
  529. S3C24X0_REG16 MMLEN;
  530. S3C24X0_REG8 res8[3];
  531. S3C24X0_REG8 MMCR7;
  532. S3C24X0_REG32 MMRSP[4];
  533. S3C24X0_REG8 res9[3];
  534. S3C24X0_REG8 MMCMD0;
  535. S3C24X0_REG32 MMCMD1;
  536. S3C24X0_REG16 res10;
  537. S3C24X0_REG16 MMCR16;
  538. S3C24X0_REG8 res11[3];
  539. S3C24X0_REG8 MMDAT;
  540. #else
  541. S3C24X0_REG8 MMCON;
  542. S3C24X0_REG8 res1[3];
  543. S3C24X0_REG8 MMCRR;
  544. S3C24X0_REG8 res2[3];
  545. S3C24X0_REG8 MMFCON;
  546. S3C24X0_REG8 res3[3];
  547. S3C24X0_REG8 MMSTA;
  548. S3C24X0_REG8 res4[3];
  549. S3C24X0_REG16 MMFSTA;
  550. S3C24X0_REG16 res5;
  551. S3C24X0_REG8 MMPRE;
  552. S3C24X0_REG8 res6[3];
  553. S3C24X0_REG16 MMLEN;
  554. S3C24X0_REG16 res7;
  555. S3C24X0_REG8 MMCR7;
  556. S3C24X0_REG8 res8[3];
  557. S3C24X0_REG32 MMRSP[4];
  558. S3C24X0_REG8 MMCMD0;
  559. S3C24X0_REG8 res9[3];
  560. S3C24X0_REG32 MMCMD1;
  561. S3C24X0_REG16 MMCR16;
  562. S3C24X0_REG16 res10;
  563. S3C24X0_REG8 MMDAT;
  564. S3C24X0_REG8 res11[3];
  565. #endif
  566. } /*__attribute__((__packed__))*/ S3C2400_MMC;
  567. /* SD INTERFACE (see S3C2410 manual chapter 19) */
  568. typedef struct {
  569. S3C24X0_REG32 SDICON;
  570. S3C24X0_REG32 SDIPRE;
  571. S3C24X0_REG32 SDICARG;
  572. S3C24X0_REG32 SDICCON;
  573. S3C24X0_REG32 SDICSTA;
  574. S3C24X0_REG32 SDIRSP0;
  575. S3C24X0_REG32 SDIRSP1;
  576. S3C24X0_REG32 SDIRSP2;
  577. S3C24X0_REG32 SDIRSP3;
  578. S3C24X0_REG32 SDIDTIMER;
  579. S3C24X0_REG32 SDIBSIZE;
  580. S3C24X0_REG32 SDIDCON;
  581. S3C24X0_REG32 SDIDCNT;
  582. S3C24X0_REG32 SDIDSTA;
  583. S3C24X0_REG32 SDIFSTA;
  584. #ifdef __BIG_ENDIAN
  585. S3C24X0_REG8 res[3];
  586. S3C24X0_REG8 SDIDAT;
  587. #else
  588. S3C24X0_REG8 SDIDAT;
  589. S3C24X0_REG8 res[3];
  590. #endif
  591. S3C24X0_REG32 SDIIMSK;
  592. } /*__attribute__((__packed__))*/ S3C2410_SDI;
  593. #if 0
  594. /* Memory control */
  595. #define rBWSCON (*(volatile unsigned *)0x48000000)
  596. #define rBANKCON0 (*(volatile unsigned *)0x48000004)
  597. #define rBANKCON1 (*(volatile unsigned *)0x48000008)
  598. #define rBANKCON2 (*(volatile unsigned *)0x4800000C)
  599. #define rBANKCON3 (*(volatile unsigned *)0x48000010)
  600. #define rBANKCON4 (*(volatile unsigned *)0x48000014)
  601. #define rBANKCON5 (*(volatile unsigned *)0x48000018)
  602. #define rBANKCON6 (*(volatile unsigned *)0x4800001C)
  603. #define rBANKCON7 (*(volatile unsigned *)0x48000020)
  604. #define rREFRESH (*(volatile unsigned *)0x48000024)
  605. #define rBANKSIZE (*(volatile unsigned *)0x48000028)
  606. #define rMRSRB6 (*(volatile unsigned *)0x4800002C)
  607. #define rMRSRB7 (*(volatile unsigned *)0x48000030)
  608. /* USB HOST */
  609. #define rHcRevision (*(volatile unsigned *)0x49000000)
  610. #define rHcControl (*(volatile unsigned *)0x49000004)
  611. #define rHcCommonStatus (*(volatile unsigned *)0x49000008)
  612. #define rHcInterruptStatus (*(volatile unsigned *)0x4900000C)
  613. #define rHcInterruptEnable (*(volatile unsigned *)0x49000010)
  614. #define rHcInterruptDisable (*(volatile unsigned *)0x49000014)
  615. #define rHcHCCA (*(volatile unsigned *)0x49000018)
  616. #define rHcPeriodCuttendED (*(volatile unsigned *)0x4900001C)
  617. #define rHcControlHeadED (*(volatile unsigned *)0x49000020)
  618. #define rHcControlCurrentED (*(volatile unsigned *)0x49000024)
  619. #define rHcBulkHeadED (*(volatile unsigned *)0x49000028)
  620. #define rHcBuldCurrentED (*(volatile unsigned *)0x4900002C)
  621. #define rHcDoneHead (*(volatile unsigned *)0x49000030)
  622. #define rHcRmInterval (*(volatile unsigned *)0x49000034)
  623. #define rHcFmRemaining (*(volatile unsigned *)0x49000038)
  624. #define rHcFmNumber (*(volatile unsigned *)0x4900003C)
  625. #define rHcPeriodicStart (*(volatile unsigned *)0x49000040)
  626. #define rHcLSThreshold (*(volatile unsigned *)0x49000044)
  627. #define rHcRhDescriptorA (*(volatile unsigned *)0x49000048)
  628. #define rHcRhDescriptorB (*(volatile unsigned *)0x4900004C)
  629. #define rHcRhStatus (*(volatile unsigned *)0x49000050)
  630. #define rHcRhPortStatus1 (*(volatile unsigned *)0x49000054)
  631. #define rHcRhPortStatus2 (*(volatile unsigned *)0x49000058)
  632. /* INTERRUPT */
  633. #define rSRCPND (*(volatile unsigned *)0x4A000000)
  634. #define rINTMOD (*(volatile unsigned *)0x4A000004)
  635. #define rINTMSK (*(volatile unsigned *)0x4A000008)
  636. #define rPRIORITY (*(volatile unsigned *)0x4A00000C)
  637. #define rINTPND (*(volatile unsigned *)0x4A000010)
  638. #define rINTOFFSET (*(volatile unsigned *)0x4A000014)
  639. #define rSUBSRCPND (*(volatile unsigned *)0x4A000018)
  640. #define rINTSUBMSK (*(volatile unsigned *)0x4A00001C)
  641. /* DMA */
  642. #define rDISRC0 (*(volatile unsigned *)0x4B000000)
  643. #define rDISRCC0 (*(volatile unsigned *)0x4B000004)
  644. #define rDIDST0 (*(volatile unsigned *)0x4B000008)
  645. #define rDIDSTC0 (*(volatile unsigned *)0x4B00000C)
  646. #define rDCON0 (*(volatile unsigned *)0x4B000010)
  647. #define rDSTAT0 (*(volatile unsigned *)0x4B000014)
  648. #define rDCSRC0 (*(volatile unsigned *)0x4B000018)
  649. #define rDCDST0 (*(volatile unsigned *)0x4B00001C)
  650. #define rDMASKTRIG0 (*(volatile unsigned *)0x4B000020)
  651. #define rDISRC1 (*(volatile unsigned *)0x4B000040)
  652. #define rDISRCC1 (*(volatile unsigned *)0x4B000044)
  653. #define rDIDST1 (*(volatile unsigned *)0x4B000048)
  654. #define rDIDSTC1 (*(volatile unsigned *)0x4B00004C)
  655. #define rDCON1 (*(volatile unsigned *)0x4B000050)
  656. #define rDSTAT1 (*(volatile unsigned *)0x4B000054)
  657. #define rDCSRC1 (*(volatile unsigned *)0x4B000058)
  658. #define rDCDST1 (*(volatile unsigned *)0x4B00005C)
  659. #define rDMASKTRIG1 (*(volatile unsigned *)0x4B000060)
  660. #define rDISRC2 (*(volatile unsigned *)0x4B000080)
  661. #define rDISRCC2 (*(volatile unsigned *)0x4B000084)
  662. #define rDIDST2 (*(volatile unsigned *)0x4B000088)
  663. #define rDIDSTC2 (*(volatile unsigned *)0x4B00008C)
  664. #define rDCON2 (*(volatile unsigned *)0x4B000090)
  665. #define rDSTAT2 (*(volatile unsigned *)0x4B000094)
  666. #define rDCSRC2 (*(volatile unsigned *)0x4B000098)
  667. #define rDCDST2 (*(volatile unsigned *)0x4B00009C)
  668. #define rDMASKTRIG2 (*(volatile unsigned *)0x4B0000A0)
  669. #define rDISRC3 (*(volatile unsigned *)0x4B0000C0)
  670. #define rDISRCC3 (*(volatile unsigned *)0x4B0000C4)
  671. #define rDIDST3 (*(volatile unsigned *)0x4B0000C8)
  672. #define rDIDSTC3 (*(volatile unsigned *)0x4B0000CC)
  673. #define rDCON3 (*(volatile unsigned *)0x4B0000D0)
  674. #define rDSTAT3 (*(volatile unsigned *)0x4B0000D4)
  675. #define rDCSRC3 (*(volatile unsigned *)0x4B0000D8)
  676. #define rDCDST3 (*(volatile unsigned *)0x4B0000DC)
  677. #define rDMASKTRIG3 (*(volatile unsigned *)0x4B0000E0)
  678. /* CLOCK & POWER MANAGEMENT */
  679. #define rLOCKTIME (*(volatile unsigned *)0x4C000000)
  680. #define rMPLLCON (*(volatile unsigned *)0x4C000004)
  681. #define rUPLLCON (*(volatile unsigned *)0x4C000008)
  682. #define rCLKCON (*(volatile unsigned *)0x4C00000C)
  683. #define rCLKSLOW (*(volatile unsigned *)0x4C000010)
  684. #define rCLKDIVN (*(volatile unsigned *)0x4C000014)
  685. /* LCD CONTROLLER */
  686. #define rLCDCON1 (*(volatile unsigned *)0x4D000000)
  687. #define rLCDCON2 (*(volatile unsigned *)0x4D000004)
  688. #define rLCDCON3 (*(volatile unsigned *)0x4D000008)
  689. #define rLCDCON4 (*(volatile unsigned *)0x4D00000C)
  690. #define rLCDCON5 (*(volatile unsigned *)0x4D000010)
  691. #define rLCDSADDR1 (*(volatile unsigned *)0x4D000014)
  692. #define rLCDSADDR2 (*(volatile unsigned *)0x4D000018)
  693. #define rLCDSADDR3 (*(volatile unsigned *)0x4D00001C)
  694. #define rREDLUT (*(volatile unsigned *)0x4D000020)
  695. #define rGREENLUT (*(volatile unsigned *)0x4D000024)
  696. #define rBLUELUT (*(volatile unsigned *)0x4D000028)
  697. #define rDITHMODE (*(volatile unsigned *)0x4D00004C)
  698. #define rTPAL (*(volatile unsigned *)0x4D000050)
  699. #define rLCDINTPND (*(volatile unsigned *)0x4D000054)
  700. #define rLCDSRCPND (*(volatile unsigned *)0x4D000058)
  701. #define rLCDINTMSK (*(volatile unsigned *)0x4D00005C)
  702. /* NAND FLASH */
  703. #define rNFCONF (*(volatile unsigned *)0x4E000000)
  704. #define rNFCMD (*(volatile unsigned *)0x4E000004)
  705. #define rNFADDR (*(volatile unsigned *)0x4E000008)
  706. #define rNFDATA (*(volatile unsigned *)0x4E00000C)
  707. #define rNFSTAT (*(volatile unsigned *)0x4E000010)
  708. #define rNFECC (*(volatile unsigned *)0x4E000014)
  709. /* UART */
  710. #define rULCON0 (*(volatile unsigned *)0x50000000)
  711. #define rUCON0 (*(volatile unsigned *)0x50000004)
  712. #define rUFCON0 (*(volatile unsigned *)0x50000008)
  713. #define rUMCON0 (*(volatile unsigned *)0x5000000C)
  714. #define rUTRSTAT0 (*(volatile unsigned *)0x50000010)
  715. #define rUERSTAT0 (*(volatile unsigned *)0x50000014)
  716. #define rUFSTAT0 (*(volatile unsigned *)0x50000018)
  717. #define rUMSTAT0 (*(volatile unsigned *)0x5000001C)
  718. #define rUBRDIV0 (*(volatile unsigned *)0x50000028)
  719. #define rULCON1 (*(volatile unsigned *)0x50004000)
  720. #define rUCON1 (*(volatile unsigned *)0x50004004)
  721. #define rUFCON1 (*(volatile unsigned *)0x50004008)
  722. #define rUMCON1 (*(volatile unsigned *)0x5000400C)
  723. #define rUTRSTAT1 (*(volatile unsigned *)0x50004010)
  724. #define rUERSTAT1 (*(volatile unsigned *)0x50004014)
  725. #define rUFSTAT1 (*(volatile unsigned *)0x50004018)
  726. #define rUMSTAT1 (*(volatile unsigned *)0x5000401C)
  727. #define rUBRDIV1 (*(volatile unsigned *)0x50004028)
  728. #define rULCON2 (*(volatile unsigned *)0x50008000)
  729. #define rUCON2 (*(volatile unsigned *)0x50008004)
  730. #define rUFCON2 (*(volatile unsigned *)0x50008008)
  731. #define rUTRSTAT2 (*(volatile unsigned *)0x50008010)
  732. #define rUERSTAT2 (*(volatile unsigned *)0x50008014)
  733. #define rUFSTAT2 (*(volatile unsigned *)0x50008018)
  734. #define rUBRDIV2 (*(volatile unsigned *)0x50008028)
  735. #ifdef __BIG_ENDIAN
  736. #define rUTXH0 (*(volatile unsigned char *)0x50000023)
  737. #define rURXH0 (*(volatile unsigned char *)0x50000027)
  738. #define rUTXH1 (*(volatile unsigned char *)0x50004023)
  739. #define rURXH1 (*(volatile unsigned char *)0x50004027)
  740. #define rUTXH2 (*(volatile unsigned char *)0x50008023)
  741. #define rURXH2 (*(volatile unsigned char *)0x50008027)
  742. #define WrUTXH0(ch) (*(volatile unsigned char *)0x50000023)=(unsigned char)(ch)
  743. #define RdURXH0() (*(volatile unsigned char *)0x50000027)
  744. #define WrUTXH1(ch) (*(volatile unsigned char *)0x50004023)=(unsigned char)(ch)
  745. #define RdURXH1() (*(volatile unsigned char *)0x50004027)
  746. #define WrUTXH2(ch) (*(volatile unsigned char *)0x50008023)=(unsigned char)(ch)
  747. #define RdURXH2() (*(volatile unsigned char *)0x50008027)
  748. #define UTXH0 (0x50000020+3) /* byte_access address by DMA */
  749. #define URXH0 (0x50000024+3)
  750. #define UTXH1 (0x50004020+3)
  751. #define URXH1 (0x50004024+3)
  752. #define UTXH2 (0x50008020+3)
  753. #define URXH2 (0x50008024+3)
  754. #else /* Little Endian */
  755. #define rUTXH0 (*(volatile unsigned char *)0x50000020)
  756. #define rURXH0 (*(volatile unsigned char *)0x50000024)
  757. #define rUTXH1 (*(volatile unsigned char *)0x50004020)
  758. #define rURXH1 (*(volatile unsigned char *)0x50004024)
  759. #define rUTXH2 (*(volatile unsigned char *)0x50008020)
  760. #define rURXH2 (*(volatile unsigned char *)0x50008024)
  761. #define WrUTXH0(ch) (*(volatile unsigned char *)0x50000020)=(unsigned char)(ch)
  762. #define RdURXH0() (*(volatile unsigned char *)0x50000024)
  763. #define WrUTXH1(ch) (*(volatile unsigned char *)0x50004020)=(unsigned char)(ch)
  764. #define RdURXH1() (*(volatile unsigned char *)0x50004024)
  765. #define WrUTXH2(ch) (*(volatile unsigned char *)0x50008020)=(unsigned char)(ch)
  766. #define RdURXH2() (*(volatile unsigned char *)0x50008024)
  767. #define UTXH0 (0x50000020) /* byte_access address by DMA */
  768. #define URXH0 (0x50000024)
  769. #define UTXH1 (0x50004020)
  770. #define URXH1 (0x50004024)
  771. #define UTXH2 (0x50008020)
  772. #define URXH2 (0x50008024)
  773. #endif
  774. /* PWM TIMER */
  775. #define rTCFG0 (*(volatile unsigned *)0x51000000)
  776. #define rTCFG1 (*(volatile unsigned *)0x51000004)
  777. #define rTCON (*(volatile unsigned *)0x51000008)
  778. #define rTCNTB0 (*(volatile unsigned *)0x5100000C)
  779. #define rTCMPB0 (*(volatile unsigned *)0x51000010)
  780. #define rTCNTO0 (*(volatile unsigned *)0x51000014)
  781. #define rTCNTB1 (*(volatile unsigned *)0x51000018)
  782. #define rTCMPB1 (*(volatile unsigned *)0x5100001C)
  783. #define rTCNTO1 (*(volatile unsigned *)0x51000020)
  784. #define rTCNTB2 (*(volatile unsigned *)0x51000024)
  785. #define rTCMPB2 (*(volatile unsigned *)0x51000028)
  786. #define rTCNTO2 (*(volatile unsigned *)0x5100002C)
  787. #define rTCNTB3 (*(volatile unsigned *)0x51000030)
  788. #define rTCMPB3 (*(volatile unsigned *)0x51000034)
  789. #define rTCNTO3 (*(volatile unsigned *)0x51000038)
  790. #define rTCNTB4 (*(volatile unsigned *)0x5100003C)
  791. #define rTCNTO4 (*(volatile unsigned *)0x51000040)
  792. /* USB DEVICE */
  793. #ifdef __BIG_ENDIAN
  794. #define rFUNC_ADDR_REG (*(volatile unsigned char *)0x52000143)
  795. #define rPWR_REG (*(volatile unsigned char *)0x52000147)
  796. #define rEP_INT_REG (*(volatile unsigned char *)0x5200014B)
  797. #define rUSB_INT_REG (*(volatile unsigned char *)0x5200015B)
  798. #define rEP_INT_EN_REG (*(volatile unsigned char *)0x5200015F)
  799. #define rUSB_INT_EN_REG (*(volatile unsigned char *)0x5200016F)
  800. #define rFRAME_NUM1_REG (*(volatile unsigned char *)0x52000173)
  801. #define rFRAME_NUM2_REG (*(volatile unsigned char *)0x52000177)
  802. #define rINDEX_REG (*(volatile unsigned char *)0x5200017B)
  803. #define rMAXP_REG (*(volatile unsigned char *)0x52000183)
  804. #define rEP0_CSR (*(volatile unsigned char *)0x52000187)
  805. #define rIN_CSR1_REG (*(volatile unsigned char *)0x52000187)
  806. #define rIN_CSR2_REG (*(volatile unsigned char *)0x5200018B)
  807. #define rOUT_CSR1_REG (*(volatile unsigned char *)0x52000193)
  808. #define rOUT_CSR2_REG (*(volatile unsigned char *)0x52000197)
  809. #define rOUT_FIFO_CNT1_REG (*(volatile unsigned char *)0x5200019B)
  810. #define rOUT_FIFO_CNT2_REG (*(volatile unsigned char *)0x5200019F)
  811. #define rEP0_FIFO (*(volatile unsigned char *)0x520001C3)
  812. #define rEP1_FIFO (*(volatile unsigned char *)0x520001C7)
  813. #define rEP2_FIFO (*(volatile unsigned char *)0x520001CB)
  814. #define rEP3_FIFO (*(volatile unsigned char *)0x520001CF)
  815. #define rEP4_FIFO (*(volatile unsigned char *)0x520001D3)
  816. #define rEP1_DMA_CON (*(volatile unsigned char *)0x52000203)
  817. #define rEP1_DMA_UNIT (*(volatile unsigned char *)0x52000207)
  818. #define rEP1_DMA_FIFO (*(volatile unsigned char *)0x5200020B)
  819. #define rEP1_DMA_TX_LO (*(volatile unsigned char *)0x5200020F)
  820. #define rEP1_DMA_TX_MD (*(volatile unsigned char *)0x52000213)
  821. #define rEP1_DMA_TX_HI (*(volatile unsigned char *)0x52000217)
  822. #define rEP2_DMA_CON (*(volatile unsigned char *)0x5200021B)
  823. #define rEP2_DMA_UNIT (*(volatile unsigned char *)0x5200021F)
  824. #define rEP2_DMA_FIFO (*(volatile unsigned char *)0x52000223)
  825. #define rEP2_DMA_TX_LO (*(volatile unsigned char *)0x52000227)
  826. #define rEP2_DMA_TX_MD (*(volatile unsigned char *)0x5200022B)
  827. #define rEP2_DMA_TX_HI (*(volatile unsigned char *)0x5200022F)
  828. #define rEP3_DMA_CON (*(volatile unsigned char *)0x52000243)
  829. #define rEP3_DMA_UNIT (*(volatile unsigned char *)0x52000247)
  830. #define rEP3_DMA_FIFO (*(volatile unsigned char *)0x5200024B)
  831. #define rEP3_DMA_TX_LO (*(volatile unsigned char *)0x5200024F)
  832. #define rEP3_DMA_TX_MD (*(volatile unsigned char *)0x52000253)
  833. #define rEP3_DMA_TX_HI (*(volatile unsigned char *)0x52000257)
  834. #define rEP4_DMA_CON (*(volatile unsigned char *)0x5200025B)
  835. #define rEP4_DMA_UNIT (*(volatile unsigned char *)0x5200025F)
  836. #define rEP4_DMA_FIFO (*(volatile unsigned char *)0x52000263)
  837. #define rEP4_DMA_TX_LO (*(volatile unsigned char *)0x52000267)
  838. #define rEP4_DMA_TX_MD (*(volatile unsigned char *)0x5200026B)
  839. #define rEP4_DMA_TX_HI (*(volatile unsigned char *)0x5200026F)
  840. #else /* little endian */
  841. #define rFUNC_ADDR_REG (*(volatile unsigned char *)0x52000140)
  842. #define rPWR_REG (*(volatile unsigned char *)0x52000144)
  843. #define rEP_INT_REG (*(volatile unsigned char *)0x52000148)
  844. #define rUSB_INT_REG (*(volatile unsigned char *)0x52000158)
  845. #define rEP_INT_EN_REG (*(volatile unsigned char *)0x5200015C)
  846. #define rUSB_INT_EN_REG (*(volatile unsigned char *)0x5200016C)
  847. #define rFRAME_NUM1_REG (*(volatile unsigned char *)0x52000170)
  848. #define rFRAME_NUM2_REG (*(volatile unsigned char *)0x52000174)
  849. #define rINDEX_REG (*(volatile unsigned char *)0x52000178)
  850. #define rMAXP_REG (*(volatile unsigned char *)0x52000180)
  851. #define rEP0_CSR (*(volatile unsigned char *)0x52000184)
  852. #define rIN_CSR1_REG (*(volatile unsigned char *)0x52000184)
  853. #define rIN_CSR2_REG (*(volatile unsigned char *)0x52000188)
  854. #define rOUT_CSR1_REG (*(volatile unsigned char *)0x52000190)
  855. #define rOUT_CSR2_REG (*(volatile unsigned char *)0x52000194)
  856. #define rOUT_FIFO_CNT1_REG (*(volatile unsigned char *)0x52000198)
  857. #define rOUT_FIFO_CNT2_REG (*(volatile unsigned char *)0x5200019C)
  858. #define rEP0_FIFO (*(volatile unsigned char *)0x520001C0)
  859. #define rEP1_FIFO (*(volatile unsigned char *)0x520001C4)
  860. #define rEP2_FIFO (*(volatile unsigned char *)0x520001C8)
  861. #define rEP3_FIFO (*(volatile unsigned char *)0x520001CC)
  862. #define rEP4_FIFO (*(volatile unsigned char *)0x520001D0)
  863. #define rEP1_DMA_CON (*(volatile unsigned char *)0x52000200)
  864. #define rEP1_DMA_UNIT (*(volatile unsigned char *)0x52000204)
  865. #define rEP1_DMA_FIFO (*(volatile unsigned char *)0x52000208)
  866. #define rEP1_DMA_TX_LO (*(volatile unsigned char *)0x5200020C)
  867. #define rEP1_DMA_TX_MD (*(volatile unsigned char *)0x52000210)
  868. #define rEP1_DMA_TX_HI (*(volatile unsigned char *)0x52000214)
  869. #define rEP2_DMA_CON (*(volatile unsigned char *)0x52000218)
  870. #define rEP2_DMA_UNIT (*(volatile unsigned char *)0x5200021C)
  871. #define rEP2_DMA_FIFO (*(volatile unsigned char *)0x52000220)
  872. #define rEP2_DMA_TX_LO (*(volatile unsigned char *)0x52000224)
  873. #define rEP2_DMA_TX_MD (*(volatile unsigned char *)0x52000228)
  874. #define rEP2_DMA_TX_HI (*(volatile unsigned char *)0x5200022C)
  875. #define rEP3_DMA_CON (*(volatile unsigned char *)0x52000240)
  876. #define rEP3_DMA_UNIT (*(volatile unsigned char *)0x52000244)
  877. #define rEP3_DMA_FIFO (*(volatile unsigned char *)0x52000248)
  878. #define rEP3_DMA_TX_LO (*(volatile unsigned char *)0x5200024C)
  879. #define rEP3_DMA_TX_MD (*(volatile unsigned char *)0x52000250)
  880. #define rEP3_DMA_TX_HI (*(volatile unsigned char *)0x52000254)
  881. #define rEP4_DMA_CON (*(volatile unsigned char *)0x52000258)
  882. #define rEP4_DMA_UNIT (*(volatile unsigned char *)0x5200025C)
  883. #define rEP4_DMA_FIFO (*(volatile unsigned char *)0x52000260)
  884. #define rEP4_DMA_TX_LO (*(volatile unsigned char *)0x52000264)
  885. #define rEP4_DMA_TX_MD (*(volatile unsigned char *)0x52000268)
  886. #define rEP4_DMA_TX_HI (*(volatile unsigned char *)0x5200026C)
  887. #endif /* __BIG_ENDIAN */
  888. /* WATCH DOG TIMER */
  889. #define rWTCON (*(volatile unsigned *)0x53000000)
  890. #define rWTDAT (*(volatile unsigned *)0x53000004)
  891. #define rWTCNT (*(volatile unsigned *)0x53000008)
  892. /* IIC */
  893. #define rIICCON (*(volatile unsigned *)0x54000000)
  894. #define rIICSTAT (*(volatile unsigned *)0x54000004)
  895. #define rIICADD (*(volatile unsigned *)0x54000008)
  896. #define rIICDS (*(volatile unsigned *)0x5400000C)
  897. /* IIS */
  898. #define rIISCON (*(volatile unsigned *)0x55000000)
  899. #define rIISMOD (*(volatile unsigned *)0x55000004)
  900. #define rIISPSR (*(volatile unsigned *)0x55000008)
  901. #define rIISFCON (*(volatile unsigned *)0x5500000C)
  902. #ifdef __BIG_ENDIAN
  903. #define IISFIF ((volatile unsigned short *)0x55000012)
  904. #else /* little endian */
  905. #define IISFIF ((volatile unsigned short *)0x55000010)
  906. #endif
  907. /* I/O PORT */
  908. #define rGPACON (*(volatile unsigned *)0x56000000)
  909. #define rGPADAT (*(volatile unsigned *)0x56000004)
  910. #define rGPBCON (*(volatile unsigned *)0x56000010)
  911. #define rGPBDAT (*(volatile unsigned *)0x56000014)
  912. #define rGPBUP (*(volatile unsigned *)0x56000018)
  913. #define rGPCCON (*(volatile unsigned *)0x56000020)
  914. #define rGPCDAT (*(volatile unsigned *)0x56000024)
  915. #define rGPCUP (*(volatile unsigned *)0x56000028)
  916. #define rGPDCON (*(volatile unsigned *)0x56000030)
  917. #define rGPDDAT (*(volatile unsigned *)0x56000034)
  918. #define rGPDUP (*(volatile unsigned *)0x56000038)
  919. #define rGPECON (*(volatile unsigned *)0x56000040)
  920. #define rGPEDAT (*(volatile unsigned *)0x56000044)
  921. #define rGPEUP (*(volatile unsigned *)0x56000048)
  922. #define rGPFCON (*(volatile unsigned *)0x56000050)
  923. #define rGPFDAT (*(volatile unsigned *)0x56000054)
  924. #define rGPFUP (*(volatile unsigned *)0x56000058)
  925. #define rGPGCON (*(volatile unsigned *)0x56000060)
  926. #define rGPGDAT (*(volatile unsigned *)0x56000064)
  927. #define rGPGUP (*(volatile unsigned *)0x56000068)
  928. #define rGPHCON (*(volatile unsigned *)0x56000070)
  929. #define rGPHDAT (*(volatile unsigned *)0x56000074)
  930. #define rGPHUP (*(volatile unsigned *)0x56000078)
  931. #define rMISCCR (*(volatile unsigned *)0x56000080)
  932. #define rDCLKCON (*(volatile unsigned *)0x56000084)
  933. #define rEXTINT0 (*(volatile unsigned *)0x56000088)
  934. #define rEXTINT1 (*(volatile unsigned *)0x5600008C)
  935. #define rEXTINT2 (*(volatile unsigned *)0x56000090)
  936. #define rEINTFLT0 (*(volatile unsigned *)0x56000094)
  937. #define rEINTFLT1 (*(volatile unsigned *)0x56000098)
  938. #define rEINTFLT2 (*(volatile unsigned *)0x5600009C)
  939. #define rEINTFLT3 (*(volatile unsigned *)0x560000A0)
  940. #define rEINTMASK (*(volatile unsigned *)0x560000A4)
  941. #define rEINTPEND (*(volatile unsigned *)0x560000A8)
  942. #define rGSTATUS0 (*(volatile unsigned *)0x560000AC)
  943. #define rGSTATUS1 (*(volatile unsigned *)0x560000B0)
  944. /* RTC */
  945. #ifdef __BIG_ENDIAN
  946. #define rRTCCON (*(volatile unsigned char *)0x57000043)
  947. #define rTICNT (*(volatile unsigned char *)0x57000047)
  948. #define rRTCALM (*(volatile unsigned char *)0x57000053)
  949. #define rALMSEC (*(volatile unsigned char *)0x57000057)
  950. #define rALMMIN (*(volatile unsigned char *)0x5700005B)
  951. #define rALMHOUR (*(volatile unsigned char *)0x5700005F)
  952. #define rALMDATE (*(volatile unsigned char *)0x57000063)
  953. #define rALMMON (*(volatile unsigned char *)0x57000067)
  954. #define rALMYEAR (*(volatile unsigned char *)0x5700006B)
  955. #define rRTCRST (*(volatile unsigned char *)0x5700006F)
  956. #define rBCDSEC (*(volatile unsigned char *)0x57000073)
  957. #define rBCDMIN (*(volatile unsigned char *)0x57000077)
  958. #define rBCDHOUR (*(volatile unsigned char *)0x5700007B)
  959. #define rBCDDATE (*(volatile unsigned char *)0x5700007F)
  960. #define rBCDDAY (*(volatile unsigned char *)0x57000083)
  961. #define rBCDMON (*(volatile unsigned char *)0x57000087)
  962. #define rBCDYEAR (*(volatile unsigned char *)0x5700008B)
  963. #else /* little endian */
  964. #define rRTCCON (*(volatile unsigned char *)0x57000040)
  965. #define rTICNT (*(volatile unsigned char *)0x57000044)
  966. #define rRTCALM (*(volatile unsigned char *)0x57000050)
  967. #define rALMSEC (*(volatile unsigned char *)0x57000054)
  968. #define rALMMIN (*(volatile unsigned char *)0x57000058)
  969. #define rALMHOUR (*(volatile unsigned char *)0x5700005C)
  970. #define rALMDATE (*(volatile unsigned char *)0x57000060)
  971. #define rALMMON (*(volatile unsigned char *)0x57000064)
  972. #define rALMYEAR (*(volatile unsigned char *)0x57000068)
  973. #define rRTCRST (*(volatile unsigned char *)0x5700006C)
  974. #define rBCDSEC (*(volatile unsigned char *)0x57000070)
  975. #define rBCDMIN (*(volatile unsigned char *)0x57000074)
  976. #define rBCDHOUR (*(volatile unsigned char *)0x57000078)
  977. #define rBCDDATE (*(volatile unsigned char *)0x5700007C)
  978. #define rBCDDAY (*(volatile unsigned char *)0x57000080)
  979. #define rBCDMON (*(volatile unsigned char *)0x57000084)
  980. #define rBCDYEAR (*(volatile unsigned char *)0x57000088)
  981. #endif
  982. /* ADC */
  983. #define rADCCON (*(volatile unsigned *)0x58000000)
  984. #define rADCTSC (*(volatile unsigned *)0x58000004)
  985. #define rADCDLY (*(volatile unsigned *)0x58000008)
  986. #define rADCDAT0 (*(volatile unsigned *)0x5800000C)
  987. #define rADCDAT1 (*(volatile unsigned *)0x58000010)
  988. /* SPI */
  989. #define rSPCON0 (*(volatile unsigned *)0x59000000)
  990. #define rSPSTA0 (*(volatile unsigned *)0x59000004)
  991. #define rSPPIN0 (*(volatile unsigned *)0x59000008)
  992. #define rSPPRE0 (*(volatile unsigned *)0x5900000C)
  993. #define rSPTDAT0 (*(volatile unsigned *)0x59000010)
  994. #define rSPRDAT0 (*(volatile unsigned *)0x59000014)
  995. #define rSPCON1 (*(volatile unsigned *)0x59000020)
  996. #define rSPSTA1 (*(volatile unsigned *)0x59000024)
  997. #define rSPPIN1 (*(volatile unsigned *)0x59000028)
  998. #define rSPPRE1 (*(volatile unsigned *)0x5900002C)
  999. #define rSPTDAT1 (*(volatile unsigned *)0x59000030)
  1000. #define rSPRDAT1 (*(volatile unsigned *)0x59000034)
  1001. /* SD INTERFACE */
  1002. #define rSDICON (*(volatile unsigned *)0x5A000000)
  1003. #define rSDIPRE (*(volatile unsigned *)0x5A000004)
  1004. #define rSDICmdArg (*(volatile unsigned *)0x5A000008)
  1005. #define rSDICmdCon (*(volatile unsigned *)0x5A00000C)
  1006. #define rSDICmdSta (*(volatile unsigned *)0x5A000010)
  1007. #define rSDIRSP0 (*(volatile unsigned *)0x5A000014)
  1008. #define rSDIRSP1 (*(volatile unsigned *)0x5A000018)
  1009. #define rSDIRSP2 (*(volatile unsigned *)0x5A00001C)
  1010. #define rSDIRSP3 (*(volatile unsigned *)0x5A000020)
  1011. #define rSDIDTimer (*(volatile unsigned *)0x5A000024)
  1012. #define rSDIBSize (*(volatile unsigned *)0x5A000028)
  1013. #define rSDIDatCon (*(volatile unsigned *)0x5A00002C)
  1014. #define rSDIDatCnt (*(volatile unsigned *)0x5A000030)
  1015. #define rSDIDatSta (*(volatile unsigned *)0x5A000034)
  1016. #define rSDIFSTA (*(volatile unsigned *)0x5A000038)
  1017. #ifdef __BIG_ENDIAN
  1018. #define rSDIDAT (*(volatile unsigned char *)0x5A00003F)
  1019. #else
  1020. #define rSDIDAT (*(volatile unsigned char *)0x5A00003C)
  1021. #endif
  1022. #define rSDIIntMsk (*(volatile unsigned *)0x5A000040)
  1023. #endif
  1024. #endif /*__S3C24X0_H__*/