ppc405.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. #ifndef __PPC405_H__
  22. #define __PPC405_H__
  23. /* Define bits and masks for real-mode storage attribute control registers */
  24. #define PPC_128MB_SACR_BIT(addr) ((addr) >> 27)
  25. #define PPC_128MB_SACR_VALUE(addr) PPC_REG_VAL(PPC_128MB_SACR_BIT(addr),1)
  26. #ifndef CONFIG_IOP480
  27. #define CONFIG_SYS_DCACHE_SIZE (16 << 10) /* For AMCC 405 CPUs */
  28. #else
  29. #define CONFIG_SYS_DCACHE_SIZE (2 << 10) /* For PLX IOP480 (403) */
  30. #endif
  31. /*--------------------------------------------------------------------- */
  32. /* Special Purpose Registers */
  33. /*--------------------------------------------------------------------- */
  34. #define srr2 0x3de /* save/restore register 2 */
  35. #define srr3 0x3df /* save/restore register 3 */
  36. /*
  37. * 405 does not really have CSRR0/1 but SRR2/3 are used during critical
  38. * exception for the exact same purposes - let's alias them and have a
  39. * common handling in crit_return() and CRIT_EXCEPTION
  40. */
  41. #define csrr0 srr2
  42. #define csrr1 srr3
  43. #define dbsr 0x3f0 /* debug status register */
  44. #define dbcr0 0x3f2 /* debug control register 0 */
  45. #define dbcr1 0x3bd /* debug control register 1 */
  46. #define iac1 0x3f4 /* instruction address comparator 1 */
  47. #define iac2 0x3f5 /* instruction address comparator 2 */
  48. #define iac3 0x3b4 /* instruction address comparator 3 */
  49. #define iac4 0x3b5 /* instruction address comparator 4 */
  50. #define dac1 0x3f6 /* data address comparator 1 */
  51. #define dac2 0x3f7 /* data address comparator 2 */
  52. #define dccr 0x3fa /* data cache control register */
  53. #define iccr 0x3fb /* instruction cache control register */
  54. #define esr 0x3d4 /* execption syndrome register */
  55. #define dear 0x3d5 /* data exeption address register */
  56. #define evpr 0x3d6 /* exeption vector prefix register */
  57. #define tsr 0x3d8 /* timer status register */
  58. #define tcr 0x3da /* timer control register */
  59. #define pit 0x3db /* programmable interval timer */
  60. #define sgr 0x3b9 /* storage guarded reg */
  61. #define dcwr 0x3ba /* data cache write-thru reg*/
  62. #define sler 0x3bb /* storage little-endian reg */
  63. #define cdbcr 0x3d7 /* cache debug cntrl reg */
  64. #define icdbdr 0x3d3 /* instr cache dbug data reg*/
  65. #define ccr0 0x3b3 /* core configuration register */
  66. #define dvc1 0x3b6 /* data value compare register 1 */
  67. #define dvc2 0x3b7 /* data value compare register 2 */
  68. #define pid 0x3b1 /* process ID */
  69. #define su0r 0x3bc /* storage user-defined register 0 */
  70. #define zpr 0x3b0 /* zone protection regsiter */
  71. #define tbl 0x11c /* time base lower - privileged write */
  72. #define tbu 0x11d /* time base upper - privileged write */
  73. #define sprg4r 0x104 /* Special purpose general 4 - read only */
  74. #define sprg5r 0x105 /* Special purpose general 5 - read only */
  75. #define sprg6r 0x106 /* Special purpose general 6 - read only */
  76. #define sprg7r 0x107 /* Special purpose general 7 - read only */
  77. #define sprg4w 0x114 /* Special purpose general 4 - write only */
  78. #define sprg5w 0x115 /* Special purpose general 5 - write only */
  79. #define sprg6w 0x116 /* Special purpose general 6 - write only */
  80. #define sprg7w 0x117 /* Special purpose general 7 - write only */
  81. /******************************************************************************
  82. * Special for PPC405GP
  83. ******************************************************************************/
  84. /******************************************************************************
  85. * DMA
  86. ******************************************************************************/
  87. #define DMA_DCR_BASE 0x100
  88. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  89. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  90. #define dmada0 (DMA_DCR_BASE+0x02) /* DMA destination address register 0 */
  91. #define dmasa0 (DMA_DCR_BASE+0x03) /* DMA source address register 0 */
  92. #define dmasb0 (DMA_DCR_BASE+0x04) /* DMA scatter/gather descriptor addr 0 */
  93. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  94. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  95. #define dmada1 (DMA_DCR_BASE+0x0a) /* DMA destination address register 1 */
  96. #define dmasa1 (DMA_DCR_BASE+0x0b) /* DMA source address register 1 */
  97. #define dmasb1 (DMA_DCR_BASE+0x0c) /* DMA scatter/gather descriptor addr 1 */
  98. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  99. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  100. #define dmada2 (DMA_DCR_BASE+0x12) /* DMA destination address register 2 */
  101. #define dmasa2 (DMA_DCR_BASE+0x13) /* DMA source address register 2 */
  102. #define dmasb2 (DMA_DCR_BASE+0x14) /* DMA scatter/gather descriptor addr 2 */
  103. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 3 */
  104. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 3 */
  105. #define dmada3 (DMA_DCR_BASE+0x1a) /* DMA destination address register 3 */
  106. #define dmasa3 (DMA_DCR_BASE+0x1b) /* DMA source address register 3 */
  107. #define dmasb3 (DMA_DCR_BASE+0x1c) /* DMA scatter/gather descriptor addr 3 */
  108. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  109. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  110. #define dmaadr (DMA_DCR_BASE+0x24) /* DMA address decode register */
  111. #ifndef CONFIG_405EP
  112. /******************************************************************************
  113. * Decompression Controller
  114. ******************************************************************************/
  115. #define DECOMP_DCR_BASE 0x14
  116. #define kiar (DECOMP_DCR_BASE+0x0) /* Decompression controller addr reg */
  117. #define kidr (DECOMP_DCR_BASE+0x1) /* Decompression controller data reg */
  118. /* values for kiar register - indirect addressing of these regs */
  119. #define kitor0 0x00 /* index table origin register 0 */
  120. #define kitor1 0x01 /* index table origin register 1 */
  121. #define kitor2 0x02 /* index table origin register 2 */
  122. #define kitor3 0x03 /* index table origin register 3 */
  123. #define kaddr0 0x04 /* address decode definition regsiter 0 */
  124. #define kaddr1 0x05 /* address decode definition regsiter 1 */
  125. #define kconf 0x40 /* decompression core config register */
  126. #define kid 0x41 /* decompression core ID register */
  127. #define kver 0x42 /* decompression core version # reg */
  128. #define kpear 0x50 /* bus error addr reg (PLB addr) */
  129. #define kbear 0x51 /* bus error addr reg (DCP to EBIU addr)*/
  130. #define kesr0 0x52 /* bus error status reg 0 (R/clear) */
  131. #define kesr0s 0x53 /* bus error status reg 0 (set) */
  132. /* There are 0x400 of the following registers, from krom0 to krom3ff*/
  133. /* Only the first one is given here. */
  134. #define krom0 0x400 /* SRAM/ROM read/write */
  135. #endif
  136. /******************************************************************************
  137. * Power Management
  138. ******************************************************************************/
  139. #ifdef CONFIG_405EX
  140. #define POWERMAN_DCR_BASE 0xb0
  141. #else
  142. #define POWERMAN_DCR_BASE 0xb8
  143. #endif
  144. #define cpmsr (POWERMAN_DCR_BASE+0x0) /* Power management status */
  145. #define cpmer (POWERMAN_DCR_BASE+0x1) /* Power management enable */
  146. #define cpmfr (POWERMAN_DCR_BASE+0x2) /* Power management force */
  147. /******************************************************************************
  148. * Extrnal Bus Controller
  149. ******************************************************************************/
  150. /* values for ebccfga register - indirect addressing of these regs */
  151. #define pb0cr 0x00 /* periph bank 0 config reg */
  152. #define pb1cr 0x01 /* periph bank 1 config reg */
  153. #define pb2cr 0x02 /* periph bank 2 config reg */
  154. #define pb3cr 0x03 /* periph bank 3 config reg */
  155. #define pb4cr 0x04 /* periph bank 4 config reg */
  156. #ifndef CONFIG_405EP
  157. #define pb5cr 0x05 /* periph bank 5 config reg */
  158. #define pb6cr 0x06 /* periph bank 6 config reg */
  159. #define pb7cr 0x07 /* periph bank 7 config reg */
  160. #endif
  161. #define pb0ap 0x10 /* periph bank 0 access parameters */
  162. #define pb1ap 0x11 /* periph bank 1 access parameters */
  163. #define pb2ap 0x12 /* periph bank 2 access parameters */
  164. #define pb3ap 0x13 /* periph bank 3 access parameters */
  165. #define pb4ap 0x14 /* periph bank 4 access parameters */
  166. #ifndef CONFIG_405EP
  167. #define pb5ap 0x15 /* periph bank 5 access parameters */
  168. #define pb6ap 0x16 /* periph bank 6 access parameters */
  169. #define pb7ap 0x17 /* periph bank 7 access parameters */
  170. #endif
  171. #define pbear 0x20 /* periph bus error addr reg */
  172. #define pbesr0 0x21 /* periph bus error status reg 0 */
  173. #define pbesr1 0x22 /* periph bus error status reg 1 */
  174. #define epcr 0x23 /* external periph control reg */
  175. #define EBC0_CFG 0x23 /* external bus configuration reg */
  176. #ifdef CONFIG_405EP
  177. /******************************************************************************
  178. * Control
  179. ******************************************************************************/
  180. #define CNTRL_DCR_BASE 0x0f0
  181. #define cpc0_pllmr0 (CNTRL_DCR_BASE+0x0) /* PLL mode register 0 */
  182. #define cpc0_boot (CNTRL_DCR_BASE+0x1) /* Clock status register */
  183. #define cpc0_epctl (CNTRL_DCR_BASE+0x3) /* EMAC to PHY control register */
  184. #define cpc0_pllmr1 (CNTRL_DCR_BASE+0x4) /* PLL mode register 1 */
  185. #define cpc0_ucr (CNTRL_DCR_BASE+0x5) /* UART control register */
  186. #define cpc0_pci (CNTRL_DCR_BASE+0x9) /* PCI control register */
  187. #define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
  188. #define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
  189. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
  190. #define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register*/
  191. #define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
  192. #define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
  193. #define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
  194. #define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
  195. #define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
  196. #define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
  197. /* Bit definitions */
  198. #define PLLMR0_CPU_DIV_MASK 0x00300000 /* CPU clock divider */
  199. #define PLLMR0_CPU_DIV_BYPASS 0x00000000
  200. #define PLLMR0_CPU_DIV_2 0x00100000
  201. #define PLLMR0_CPU_DIV_3 0x00200000
  202. #define PLLMR0_CPU_DIV_4 0x00300000
  203. #define PLLMR0_CPU_TO_PLB_MASK 0x00030000 /* CPU:PLB Frequency Divisor */
  204. #define PLLMR0_CPU_PLB_DIV_1 0x00000000
  205. #define PLLMR0_CPU_PLB_DIV_2 0x00010000
  206. #define PLLMR0_CPU_PLB_DIV_3 0x00020000
  207. #define PLLMR0_CPU_PLB_DIV_4 0x00030000
  208. #define PLLMR0_OPB_TO_PLB_MASK 0x00003000 /* OPB:PLB Frequency Divisor */
  209. #define PLLMR0_OPB_PLB_DIV_1 0x00000000
  210. #define PLLMR0_OPB_PLB_DIV_2 0x00001000
  211. #define PLLMR0_OPB_PLB_DIV_3 0x00002000
  212. #define PLLMR0_OPB_PLB_DIV_4 0x00003000
  213. #define PLLMR0_EXB_TO_PLB_MASK 0x00000300 /* External Bus:PLB Divisor */
  214. #define PLLMR0_EXB_PLB_DIV_2 0x00000000
  215. #define PLLMR0_EXB_PLB_DIV_3 0x00000100
  216. #define PLLMR0_EXB_PLB_DIV_4 0x00000200
  217. #define PLLMR0_EXB_PLB_DIV_5 0x00000300
  218. #define PLLMR0_MAL_TO_PLB_MASK 0x00000030 /* MAL:PLB Divisor */
  219. #define PLLMR0_MAL_PLB_DIV_1 0x00000000
  220. #define PLLMR0_MAL_PLB_DIV_2 0x00000010
  221. #define PLLMR0_MAL_PLB_DIV_3 0x00000020
  222. #define PLLMR0_MAL_PLB_DIV_4 0x00000030
  223. #define PLLMR0_PCI_TO_PLB_MASK 0x00000003 /* PCI:PLB Frequency Divisor */
  224. #define PLLMR0_PCI_PLB_DIV_1 0x00000000
  225. #define PLLMR0_PCI_PLB_DIV_2 0x00000001
  226. #define PLLMR0_PCI_PLB_DIV_3 0x00000002
  227. #define PLLMR0_PCI_PLB_DIV_4 0x00000003
  228. #define PLLMR1_SSCS_MASK 0x80000000 /* Select system clock source */
  229. #define PLLMR1_PLLR_MASK 0x40000000 /* PLL reset */
  230. #define PLLMR1_FBMUL_MASK 0x00F00000 /* PLL feedback multiplier value */
  231. #define PLLMR1_FBMUL_DIV_16 0x00000000
  232. #define PLLMR1_FBMUL_DIV_1 0x00100000
  233. #define PLLMR1_FBMUL_DIV_2 0x00200000
  234. #define PLLMR1_FBMUL_DIV_3 0x00300000
  235. #define PLLMR1_FBMUL_DIV_4 0x00400000
  236. #define PLLMR1_FBMUL_DIV_5 0x00500000
  237. #define PLLMR1_FBMUL_DIV_6 0x00600000
  238. #define PLLMR1_FBMUL_DIV_7 0x00700000
  239. #define PLLMR1_FBMUL_DIV_8 0x00800000
  240. #define PLLMR1_FBMUL_DIV_9 0x00900000
  241. #define PLLMR1_FBMUL_DIV_10 0x00A00000
  242. #define PLLMR1_FBMUL_DIV_11 0x00B00000
  243. #define PLLMR1_FBMUL_DIV_12 0x00C00000
  244. #define PLLMR1_FBMUL_DIV_13 0x00D00000
  245. #define PLLMR1_FBMUL_DIV_14 0x00E00000
  246. #define PLLMR1_FBMUL_DIV_15 0x00F00000
  247. #define PLLMR1_FWDVA_MASK 0x00070000 /* PLL forward divider A value */
  248. #define PLLMR1_FWDVA_DIV_8 0x00000000
  249. #define PLLMR1_FWDVA_DIV_7 0x00010000
  250. #define PLLMR1_FWDVA_DIV_6 0x00020000
  251. #define PLLMR1_FWDVA_DIV_5 0x00030000
  252. #define PLLMR1_FWDVA_DIV_4 0x00040000
  253. #define PLLMR1_FWDVA_DIV_3 0x00050000
  254. #define PLLMR1_FWDVA_DIV_2 0x00060000
  255. #define PLLMR1_FWDVA_DIV_1 0x00070000
  256. #define PLLMR1_FWDVB_MASK 0x00007000 /* PLL forward divider B value */
  257. #define PLLMR1_TUNING_MASK 0x000003FF /* PLL tune bits */
  258. /* Defines for CPC0_EPRCSR register */
  259. #define CPC0_EPRCSR_E0NFE 0x80000000
  260. #define CPC0_EPRCSR_E1NFE 0x40000000
  261. #define CPC0_EPRCSR_E1RPP 0x00000080
  262. #define CPC0_EPRCSR_E0RPP 0x00000040
  263. #define CPC0_EPRCSR_E1ERP 0x00000020
  264. #define CPC0_EPRCSR_E0ERP 0x00000010
  265. #define CPC0_EPRCSR_E1PCI 0x00000002
  266. #define CPC0_EPRCSR_E0PCI 0x00000001
  267. /* Defines for CPC0_PCI Register */
  268. #define CPC0_PCI_SPE 0x00000010 /* PCIINT/WE select */
  269. #define CPC0_PCI_HOST_CFG_EN 0x00000008 /* PCI host config Enable */
  270. #define CPC0_PCI_ARBIT_EN 0x00000001 /* PCI Internal Arb Enabled*/
  271. /* Defines for CPC0_BOOR Register */
  272. #define CPC0_BOOT_SEP 0x00000002 /* serial EEPROM present */
  273. /* Defines for CPC0_PLLMR1 Register fields */
  274. #define PLL_ACTIVE 0x80000000
  275. #define CPC0_PLLMR1_SSCS 0x80000000
  276. #define PLL_RESET 0x40000000
  277. #define CPC0_PLLMR1_PLLR 0x40000000
  278. /* Feedback multiplier */
  279. #define PLL_FBKDIV 0x00F00000
  280. #define CPC0_PLLMR1_FBDV 0x00F00000
  281. #define PLL_FBKDIV_16 0x00000000
  282. #define PLL_FBKDIV_1 0x00100000
  283. #define PLL_FBKDIV_2 0x00200000
  284. #define PLL_FBKDIV_3 0x00300000
  285. #define PLL_FBKDIV_4 0x00400000
  286. #define PLL_FBKDIV_5 0x00500000
  287. #define PLL_FBKDIV_6 0x00600000
  288. #define PLL_FBKDIV_7 0x00700000
  289. #define PLL_FBKDIV_8 0x00800000
  290. #define PLL_FBKDIV_9 0x00900000
  291. #define PLL_FBKDIV_10 0x00A00000
  292. #define PLL_FBKDIV_11 0x00B00000
  293. #define PLL_FBKDIV_12 0x00C00000
  294. #define PLL_FBKDIV_13 0x00D00000
  295. #define PLL_FBKDIV_14 0x00E00000
  296. #define PLL_FBKDIV_15 0x00F00000
  297. /* Forward A divisor */
  298. #define PLL_FWDDIVA 0x00070000
  299. #define CPC0_PLLMR1_FWDVA 0x00070000
  300. #define PLL_FWDDIVA_8 0x00000000
  301. #define PLL_FWDDIVA_7 0x00010000
  302. #define PLL_FWDDIVA_6 0x00020000
  303. #define PLL_FWDDIVA_5 0x00030000
  304. #define PLL_FWDDIVA_4 0x00040000
  305. #define PLL_FWDDIVA_3 0x00050000
  306. #define PLL_FWDDIVA_2 0x00060000
  307. #define PLL_FWDDIVA_1 0x00070000
  308. /* Forward B divisor */
  309. #define PLL_FWDDIVB 0x00007000
  310. #define CPC0_PLLMR1_FWDVB 0x00007000
  311. #define PLL_FWDDIVB_8 0x00000000
  312. #define PLL_FWDDIVB_7 0x00001000
  313. #define PLL_FWDDIVB_6 0x00002000
  314. #define PLL_FWDDIVB_5 0x00003000
  315. #define PLL_FWDDIVB_4 0x00004000
  316. #define PLL_FWDDIVB_3 0x00005000
  317. #define PLL_FWDDIVB_2 0x00006000
  318. #define PLL_FWDDIVB_1 0x00007000
  319. /* PLL tune bits */
  320. #define PLL_TUNE_MASK 0x000003FF
  321. #define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
  322. #define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
  323. #define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
  324. #define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
  325. #define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
  326. #define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
  327. #define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
  328. /* Defines for CPC0_PLLMR0 Register fields */
  329. /* CPU divisor */
  330. #define PLL_CPUDIV 0x00300000
  331. #define CPC0_PLLMR0_CCDV 0x00300000
  332. #define PLL_CPUDIV_1 0x00000000
  333. #define PLL_CPUDIV_2 0x00100000
  334. #define PLL_CPUDIV_3 0x00200000
  335. #define PLL_CPUDIV_4 0x00300000
  336. /* PLB divisor */
  337. #define PLL_PLBDIV 0x00030000
  338. #define CPC0_PLLMR0_CBDV 0x00030000
  339. #define PLL_PLBDIV_1 0x00000000
  340. #define PLL_PLBDIV_2 0x00010000
  341. #define PLL_PLBDIV_3 0x00020000
  342. #define PLL_PLBDIV_4 0x00030000
  343. /* OPB divisor */
  344. #define PLL_OPBDIV 0x00003000
  345. #define CPC0_PLLMR0_OPDV 0x00003000
  346. #define PLL_OPBDIV_1 0x00000000
  347. #define PLL_OPBDIV_2 0x00001000
  348. #define PLL_OPBDIV_3 0x00002000
  349. #define PLL_OPBDIV_4 0x00003000
  350. /* EBC divisor */
  351. #define PLL_EXTBUSDIV 0x00000300
  352. #define CPC0_PLLMR0_EPDV 0x00000300
  353. #define PLL_EXTBUSDIV_2 0x00000000
  354. #define PLL_EXTBUSDIV_3 0x00000100
  355. #define PLL_EXTBUSDIV_4 0x00000200
  356. #define PLL_EXTBUSDIV_5 0x00000300
  357. /* MAL divisor */
  358. #define PLL_MALDIV 0x00000030
  359. #define CPC0_PLLMR0_MPDV 0x00000030
  360. #define PLL_MALDIV_1 0x00000000
  361. #define PLL_MALDIV_2 0x00000010
  362. #define PLL_MALDIV_3 0x00000020
  363. #define PLL_MALDIV_4 0x00000030
  364. /* PCI divisor */
  365. #define PLL_PCIDIV 0x00000003
  366. #define CPC0_PLLMR0_PPFD 0x00000003
  367. #define PLL_PCIDIV_1 0x00000000
  368. #define PLL_PCIDIV_2 0x00000001
  369. #define PLL_PCIDIV_3 0x00000002
  370. #define PLL_PCIDIV_4 0x00000003
  371. /*
  372. *-------------------------------------------------------------------------------
  373. * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  374. * assuming a 33.3MHz input clock to the 405EP.
  375. *-------------------------------------------------------------------------------
  376. */
  377. #define PLLMR0_266_133_66 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  378. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  379. PLL_MALDIV_1 | PLL_PCIDIV_4)
  380. #define PLLMR1_266_133_66 (PLL_FBKDIV_8 | \
  381. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  382. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  383. #define PLLMR0_133_66_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
  384. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  385. PLL_MALDIV_1 | PLL_PCIDIV_4)
  386. #define PLLMR1_133_66_66_33 (PLL_FBKDIV_4 | \
  387. PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
  388. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  389. #define PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  390. PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
  391. PLL_MALDIV_1 | PLL_PCIDIV_4)
  392. #define PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
  393. PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
  394. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  395. #define PLLMR0_266_133_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
  396. PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
  397. PLL_MALDIV_1 | PLL_PCIDIV_4)
  398. #define PLLMR1_266_133_66_33 (PLL_FBKDIV_8 | \
  399. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  400. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  401. #define PLLMR0_266_66_33_33 (PLL_CPUDIV_1 | PLL_PLBDIV_4 | \
  402. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  403. PLL_MALDIV_1 | PLL_PCIDIV_2)
  404. #define PLLMR1_266_66_33_33 (PLL_FBKDIV_8 | \
  405. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  406. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
  407. #define PLLMR0_333_111_55_37 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  408. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  409. PLL_MALDIV_1 | PLL_PCIDIV_3)
  410. #define PLLMR1_333_111_55_37 (PLL_FBKDIV_10 | \
  411. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  412. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  413. #define PLLMR0_333_111_55_111 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
  414. PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
  415. PLL_MALDIV_1 | PLL_PCIDIV_1)
  416. #define PLLMR1_333_111_55_111 (PLL_FBKDIV_10 | \
  417. PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
  418. PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
  419. /*
  420. * PLL Voltage Controlled Oscillator (VCO) definitions
  421. * Maximum and minimum values (in MHz) for correct PLL operation.
  422. */
  423. #define VCO_MIN 500
  424. #define VCO_MAX 1000
  425. #elif defined(CONFIG_405EZ)
  426. #define sdrnand0 0x4000
  427. #define sdrultra0 0x4040
  428. #define sdrultra1 0x4050
  429. #define sdricintstat 0x4510
  430. #define SDR_NAND0_NDEN 0x80000000
  431. #define SDR_NAND0_NDBTEN 0x40000000
  432. #define SDR_NAND0_NDBADR_MASK 0x30000000
  433. #define SDR_NAND0_NDBPG_MASK 0x0f000000
  434. #define SDR_NAND0_NDAREN 0x00800000
  435. #define SDR_NAND0_NDRBEN 0x00400000
  436. #define SDR_ULTRA0_NDGPIOBP 0x80000000
  437. #define SDR_ULTRA0_CSN_MASK 0x78000000
  438. #define SDR_ULTRA0_CSNSEL0 0x40000000
  439. #define SDR_ULTRA0_CSNSEL1 0x20000000
  440. #define SDR_ULTRA0_CSNSEL2 0x10000000
  441. #define SDR_ULTRA0_CSNSEL3 0x08000000
  442. #define SDR_ULTRA0_EBCRDYEN 0x04000000
  443. #define SDR_ULTRA0_SPISSINEN 0x02000000
  444. #define SDR_ULTRA0_NFSRSTEN 0x01000000
  445. #define SDR_ULTRA1_LEDNENABLE 0x40000000
  446. #define SDR_ICRX_STAT 0x80000000
  447. #define SDR_ICTX0_STAT 0x40000000
  448. #define SDR_ICTX1_STAT 0x20000000
  449. #define SDR_PINSTP 0x40
  450. /******************************************************************************
  451. * Control
  452. ******************************************************************************/
  453. /* CPR Registers */
  454. #define cprclkupd 0x020 /* CPR_CLKUPD */
  455. #define cprpllc 0x040 /* CPR_PLLC */
  456. #define cprplld 0x060 /* CPR_PLLD */
  457. #define cprprimad 0x080 /* CPR_PRIMAD */
  458. #define cprperd0 0x0e0 /* CPR_PERD0 */
  459. #define cprperd1 0x0e1 /* CPR_PERD1 */
  460. #define cprperc0 0x180 /* CPR_PERC0 */
  461. #define cprmisc0 0x181 /* CPR_MISC0 */
  462. #define cprmisc1 0x182 /* CPR_MISC1 */
  463. #define CPR_CLKUPD_ENPLLCH_EN 0x40000000 /* Enable CPR PLL Changes */
  464. #define CPR_CLKUPD_ENDVCH_EN 0x20000000 /* Enable CPR Sys. Div. Changes */
  465. #define CPR_PERD0_SPIDV_MASK 0x000F0000 /* SPI Clock Divider */
  466. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  467. #define PLLD_FBDV_MASK 0x1F000000 /* PLL feedback divider value */
  468. #define PLLD_FWDVA_MASK 0x000F0000 /* PLL forward divider A value */
  469. #define PLLD_FWDVB_MASK 0x00000700 /* PLL forward divider B value */
  470. #define PRIMAD_CPUDV_MASK 0x0F000000 /* CPU Clock Divisor Mask */
  471. #define PRIMAD_PLBDV_MASK 0x000F0000 /* PLB Clock Divisor Mask */
  472. #define PRIMAD_OPBDV_MASK 0x00000F00 /* OPB Clock Divisor Mask */
  473. #define PRIMAD_EBCDV_MASK 0x0000000F /* EBC Clock Divisor Mask */
  474. #define PERD0_PWMDV_MASK 0xFF000000 /* PWM Divider Mask */
  475. #define PERD0_SPIDV_MASK 0x000F0000 /* SPI Divider Mask */
  476. #define PERD0_U0DV_MASK 0x0000FF00 /* UART 0 Divider Mask */
  477. #define PERD0_U1DV_MASK 0x000000FF /* UART 1 Divider Mask */
  478. #else /* #ifdef CONFIG_405EP */
  479. /******************************************************************************
  480. * Control
  481. ******************************************************************************/
  482. #define CNTRL_DCR_BASE 0x0b0
  483. #define pllmd (CNTRL_DCR_BASE+0x0) /* PLL mode register */
  484. #define cntrl0 (CNTRL_DCR_BASE+0x1) /* Control 0 register */
  485. #define cntrl1 (CNTRL_DCR_BASE+0x2) /* Control 1 register */
  486. #define reset (CNTRL_DCR_BASE+0x3) /* reset register */
  487. #define strap (CNTRL_DCR_BASE+0x4) /* strap register */
  488. #define CPC0_CR0 (CNTRL_DCR_BASE+0x1) /* chip control register 0 */
  489. #define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* chip control register 1 */
  490. #define CPC0_PSR (CNTRL_DCR_BASE+0x4) /* chip pin strapping register */
  491. /* CPC0_ECR/CPC0_EIRR: PPC405GPr only */
  492. #define CPC0_EIRR (CNTRL_DCR_BASE+0x6) /* external interrupt routing register */
  493. #define CPC0_ECR (0xaa) /* edge conditioner register */
  494. #define ecr (0xaa) /* edge conditioner register (405gpr) */
  495. /* Bit definitions */
  496. #define PLLMR_FWD_DIV_MASK 0xE0000000 /* Forward Divisor */
  497. #define PLLMR_FWD_DIV_BYPASS 0xE0000000
  498. #define PLLMR_FWD_DIV_3 0xA0000000
  499. #define PLLMR_FWD_DIV_4 0x80000000
  500. #define PLLMR_FWD_DIV_6 0x40000000
  501. #define PLLMR_FB_DIV_MASK 0x1E000000 /* Feedback Divisor */
  502. #define PLLMR_FB_DIV_1 0x02000000
  503. #define PLLMR_FB_DIV_2 0x04000000
  504. #define PLLMR_FB_DIV_3 0x06000000
  505. #define PLLMR_FB_DIV_4 0x08000000
  506. #define PLLMR_TUNING_MASK 0x01F80000
  507. #define PLLMR_CPU_TO_PLB_MASK 0x00060000 /* CPU:PLB Frequency Divisor */
  508. #define PLLMR_CPU_PLB_DIV_1 0x00000000
  509. #define PLLMR_CPU_PLB_DIV_2 0x00020000
  510. #define PLLMR_CPU_PLB_DIV_3 0x00040000
  511. #define PLLMR_CPU_PLB_DIV_4 0x00060000
  512. #define PLLMR_OPB_TO_PLB_MASK 0x00018000 /* OPB:PLB Frequency Divisor */
  513. #define PLLMR_OPB_PLB_DIV_1 0x00000000
  514. #define PLLMR_OPB_PLB_DIV_2 0x00008000
  515. #define PLLMR_OPB_PLB_DIV_3 0x00010000
  516. #define PLLMR_OPB_PLB_DIV_4 0x00018000
  517. #define PLLMR_PCI_TO_PLB_MASK 0x00006000 /* PCI:PLB Frequency Divisor */
  518. #define PLLMR_PCI_PLB_DIV_1 0x00000000
  519. #define PLLMR_PCI_PLB_DIV_2 0x00002000
  520. #define PLLMR_PCI_PLB_DIV_3 0x00004000
  521. #define PLLMR_PCI_PLB_DIV_4 0x00006000
  522. #define PLLMR_EXB_TO_PLB_MASK 0x00001800 /* External Bus:PLB Divisor */
  523. #define PLLMR_EXB_PLB_DIV_2 0x00000000
  524. #define PLLMR_EXB_PLB_DIV_3 0x00000800
  525. #define PLLMR_EXB_PLB_DIV_4 0x00001000
  526. #define PLLMR_EXB_PLB_DIV_5 0x00001800
  527. /* definitions for PPC405GPr (new mode strapping) */
  528. #define PLLMR_FWDB_DIV_MASK 0x00000007 /* Forward Divisor B */
  529. #define PSR_PLL_FWD_MASK 0xC0000000
  530. #define PSR_PLL_FDBACK_MASK 0x30000000
  531. #define PSR_PLL_TUNING_MASK 0x0E000000
  532. #define PSR_PLB_CPU_MASK 0x01800000
  533. #define PSR_OPB_PLB_MASK 0x00600000
  534. #define PSR_PCI_PLB_MASK 0x00180000
  535. #define PSR_EB_PLB_MASK 0x00060000
  536. #define PSR_ROM_WIDTH_MASK 0x00018000
  537. #define PSR_ROM_LOC 0x00004000
  538. #define PSR_PCI_ASYNC_EN 0x00001000
  539. #define PSR_PERCLK_SYNC_MODE_EN 0x00000800 /* PPC405GPr only */
  540. #define PSR_PCI_ARBIT_EN 0x00000400
  541. #define PSR_NEW_MODE_EN 0x00000020 /* PPC405GPr only */
  542. #ifndef CONFIG_IOP480
  543. /*
  544. * PLL Voltage Controlled Oscillator (VCO) definitions
  545. * Maximum and minimum values (in MHz) for correct PLL operation.
  546. */
  547. #define VCO_MIN 400
  548. #define VCO_MAX 800
  549. #endif /* #ifndef CONFIG_IOP480 */
  550. #endif /* #ifdef CONFIG_405EP */
  551. /******************************************************************************
  552. * Memory Access Layer
  553. ******************************************************************************/
  554. #if defined(CONFIG_405EZ)
  555. #define MAL_DCR_BASE 0x380
  556. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  557. #define malesr (MAL_DCR_BASE+0x01) /* Err Status reg (Read/Clear)*/
  558. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  559. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  560. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set)*/
  561. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  562. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  563. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  564. /* 0x08-0x0F Reserved */
  565. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set)*/
  566. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  567. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  568. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  569. /* 0x14-0x1F Reserved */
  570. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table ptr reg */
  571. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table ptr reg */
  572. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table ptr reg */
  573. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table ptr reg */
  574. #define maltxctp4r (MAL_DCR_BASE+0x24) /* TX 4 Channel table ptr reg */
  575. #define maltxctp5r (MAL_DCR_BASE+0x25) /* TX 5 Channel table ptr reg */
  576. #define maltxctp6r (MAL_DCR_BASE+0x26) /* TX 6 Channel table ptr reg */
  577. #define maltxctp7r (MAL_DCR_BASE+0x27) /* TX 7 Channel table ptr reg */
  578. #define maltxctp8r (MAL_DCR_BASE+0x28) /* TX 8 Channel table ptr reg */
  579. #define maltxctp9r (MAL_DCR_BASE+0x29) /* TX 9 Channel table ptr reg */
  580. #define maltxctp10r (MAL_DCR_BASE+0x2A) /* TX 10 Channel table ptr reg */
  581. #define maltxctp11r (MAL_DCR_BASE+0x2B) /* TX 11 Channel table ptr reg */
  582. #define maltxctp12r (MAL_DCR_BASE+0x2C) /* TX 12 Channel table ptr reg */
  583. #define maltxctp13r (MAL_DCR_BASE+0x2D) /* TX 13 Channel table ptr reg */
  584. #define maltxctp14r (MAL_DCR_BASE+0x2E) /* TX 14 Channel table ptr reg */
  585. #define maltxctp15r (MAL_DCR_BASE+0x2F) /* TX 15 Channel table ptr reg */
  586. #define maltxctp16r (MAL_DCR_BASE+0x30) /* TX 16 Channel table ptr reg */
  587. #define maltxctp17r (MAL_DCR_BASE+0x31) /* TX 17 Channel table ptr reg */
  588. #define maltxctp18r (MAL_DCR_BASE+0x32) /* TX 18 Channel table ptr reg */
  589. #define maltxctp19r (MAL_DCR_BASE+0x33) /* TX 19 Channel table ptr reg */
  590. #define maltxctp20r (MAL_DCR_BASE+0x34) /* TX 20 Channel table ptr reg */
  591. #define maltxctp21r (MAL_DCR_BASE+0x35) /* TX 21 Channel table ptr reg */
  592. #define maltxctp22r (MAL_DCR_BASE+0x36) /* TX 22 Channel table ptr reg */
  593. #define maltxctp23r (MAL_DCR_BASE+0x37) /* TX 23 Channel table ptr reg */
  594. #define maltxctp24r (MAL_DCR_BASE+0x38) /* TX 24 Channel table ptr reg */
  595. #define maltxctp25r (MAL_DCR_BASE+0x39) /* TX 25 Channel table ptr reg */
  596. #define maltxctp26r (MAL_DCR_BASE+0x3A) /* TX 26 Channel table ptr reg */
  597. #define maltxctp27r (MAL_DCR_BASE+0x3B) /* TX 27 Channel table ptr reg */
  598. #define maltxctp28r (MAL_DCR_BASE+0x3C) /* TX 28 Channel table ptr reg */
  599. #define maltxctp29r (MAL_DCR_BASE+0x3D) /* TX 29 Channel table ptr reg */
  600. #define maltxctp30r (MAL_DCR_BASE+0x3E) /* TX 30 Channel table ptr reg */
  601. #define maltxctp31r (MAL_DCR_BASE+0x3F) /* TX 31 Channel table ptr reg */
  602. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table ptr reg */
  603. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table ptr reg */
  604. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 2 Channel table ptr reg */
  605. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 3 Channel table ptr reg */
  606. #define malrxctp4r (MAL_DCR_BASE+0x44) /* RX 4 Channel table ptr reg */
  607. #define malrxctp5r (MAL_DCR_BASE+0x45) /* RX 5 Channel table ptr reg */
  608. #define malrxctp6r (MAL_DCR_BASE+0x46) /* RX 6 Channel table ptr reg */
  609. #define malrxctp7r (MAL_DCR_BASE+0x47) /* RX 7 Channel table ptr reg */
  610. #define malrxctp8r (MAL_DCR_BASE+0x48) /* RX 8 Channel table ptr reg */
  611. #define malrxctp9r (MAL_DCR_BASE+0x49) /* RX 9 Channel table ptr reg */
  612. #define malrxctp10r (MAL_DCR_BASE+0x4A) /* RX 10 Channel table ptr reg */
  613. #define malrxctp11r (MAL_DCR_BASE+0x4B) /* RX 11 Channel table ptr reg */
  614. #define malrxctp12r (MAL_DCR_BASE+0x4C) /* RX 12 Channel table ptr reg */
  615. #define malrxctp13r (MAL_DCR_BASE+0x4D) /* RX 13 Channel table ptr reg */
  616. #define malrxctp14r (MAL_DCR_BASE+0x4E) /* RX 14 Channel table ptr reg */
  617. #define malrxctp15r (MAL_DCR_BASE+0x4F) /* RX 15 Channel table ptr reg */
  618. #define malrxctp16r (MAL_DCR_BASE+0x50) /* RX 16 Channel table ptr reg */
  619. #define malrxctp17r (MAL_DCR_BASE+0x51) /* RX 17 Channel table ptr reg */
  620. #define malrxctp18r (MAL_DCR_BASE+0x52) /* RX 18 Channel table ptr reg */
  621. #define malrxctp19r (MAL_DCR_BASE+0x53) /* RX 19 Channel table ptr reg */
  622. #define malrxctp20r (MAL_DCR_BASE+0x54) /* RX 20 Channel table ptr reg */
  623. #define malrxctp21r (MAL_DCR_BASE+0x55) /* RX 21 Channel table ptr reg */
  624. #define malrxctp22r (MAL_DCR_BASE+0x56) /* RX 22 Channel table ptr reg */
  625. #define malrxctp23r (MAL_DCR_BASE+0x57) /* RX 23 Channel table ptr reg */
  626. #define malrxctp24r (MAL_DCR_BASE+0x58) /* RX 24 Channel table ptr reg */
  627. #define malrxctp25r (MAL_DCR_BASE+0x59) /* RX 25 Channel table ptr reg */
  628. #define malrxctp26r (MAL_DCR_BASE+0x5A) /* RX 26 Channel table ptr reg */
  629. #define malrxctp27r (MAL_DCR_BASE+0x5B) /* RX 27 Channel table ptr reg */
  630. #define malrxctp28r (MAL_DCR_BASE+0x5C) /* RX 28 Channel table ptr reg */
  631. #define malrxctp29r (MAL_DCR_BASE+0x5D) /* RX 29 Channel table ptr reg */
  632. #define malrxctp30r (MAL_DCR_BASE+0x5E) /* RX 30 Channel table ptr reg */
  633. #define malrxctp31r (MAL_DCR_BASE+0x5F) /* RX 31 Channel table ptr reg */
  634. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  635. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  636. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  637. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  638. #define malrcbs4 (MAL_DCR_BASE+0x64) /* RX 4 Channel buffer size reg */
  639. #define malrcbs5 (MAL_DCR_BASE+0x65) /* RX 5 Channel buffer size reg */
  640. #define malrcbs6 (MAL_DCR_BASE+0x66) /* RX 6 Channel buffer size reg */
  641. #define malrcbs7 (MAL_DCR_BASE+0x67) /* RX 7 Channel buffer size reg */
  642. #define malrcbs8 (MAL_DCR_BASE+0x68) /* RX 8 Channel buffer size reg */
  643. #define malrcbs9 (MAL_DCR_BASE+0x69) /* RX 9 Channel buffer size reg */
  644. #define malrcbs10 (MAL_DCR_BASE+0x6A) /* RX 10 Channel buffer size reg */
  645. #define malrcbs11 (MAL_DCR_BASE+0x6B) /* RX 11 Channel buffer size reg */
  646. #define malrcbs12 (MAL_DCR_BASE+0x6C) /* RX 12 Channel buffer size reg */
  647. #define malrcbs13 (MAL_DCR_BASE+0x6D) /* RX 13 Channel buffer size reg */
  648. #define malrcbs14 (MAL_DCR_BASE+0x6E) /* RX 14 Channel buffer size reg */
  649. #define malrcbs15 (MAL_DCR_BASE+0x6F) /* RX 15 Channel buffer size reg */
  650. #define malrcbs16 (MAL_DCR_BASE+0x70) /* RX 16 Channel buffer size reg */
  651. #define malrcbs17 (MAL_DCR_BASE+0x71) /* RX 17 Channel buffer size reg */
  652. #define malrcbs18 (MAL_DCR_BASE+0x72) /* RX 18 Channel buffer size reg */
  653. #define malrcbs19 (MAL_DCR_BASE+0x73) /* RX 19 Channel buffer size reg */
  654. #define malrcbs20 (MAL_DCR_BASE+0x74) /* RX 20 Channel buffer size reg */
  655. #define malrcbs21 (MAL_DCR_BASE+0x75) /* RX 21 Channel buffer size reg */
  656. #define malrcbs22 (MAL_DCR_BASE+0x76) /* RX 22 Channel buffer size reg */
  657. #define malrcbs23 (MAL_DCR_BASE+0x77) /* RX 23 Channel buffer size reg */
  658. #define malrcbs24 (MAL_DCR_BASE+0x78) /* RX 24 Channel buffer size reg */
  659. #define malrcbs25 (MAL_DCR_BASE+0x79) /* RX 25 Channel buffer size reg */
  660. #define malrcbs26 (MAL_DCR_BASE+0x7A) /* RX 26 Channel buffer size reg */
  661. #define malrcbs27 (MAL_DCR_BASE+0x7B) /* RX 27 Channel buffer size reg */
  662. #define malrcbs28 (MAL_DCR_BASE+0x7C) /* RX 28 Channel buffer size reg */
  663. #define malrcbs29 (MAL_DCR_BASE+0x7D) /* RX 29 Channel buffer size reg */
  664. #define malrcbs30 (MAL_DCR_BASE+0x7E) /* RX 30 Channel buffer size reg */
  665. #define malrcbs31 (MAL_DCR_BASE+0x7F) /* RX 31 Channel buffer size reg */
  666. #else /* !defined(CONFIG_405EZ) */
  667. #define MAL_DCR_BASE 0x180
  668. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  669. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  670. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  671. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  672. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  673. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  674. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  675. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  676. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  677. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  678. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  679. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  680. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  681. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  682. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  683. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  684. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  685. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  686. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  687. #endif /* defined(CONFIG_405EZ) */
  688. /*-----------------------------------------------------------------------------
  689. | IIC Register Offsets
  690. '----------------------------------------------------------------------------*/
  691. #define IICMDBUF 0x00
  692. #define IICSDBUF 0x02
  693. #define IICLMADR 0x04
  694. #define IICHMADR 0x05
  695. #define IICCNTL 0x06
  696. #define IICMDCNTL 0x07
  697. #define IICSTS 0x08
  698. #define IICEXTSTS 0x09
  699. #define IICLSADR 0x0A
  700. #define IICHSADR 0x0B
  701. #define IICCLKDIV 0x0C
  702. #define IICINTRMSK 0x0D
  703. #define IICXFRCNT 0x0E
  704. #define IICXTCNTLSS 0x0F
  705. #define IICDIRECTCNTL 0x10
  706. /*-----------------------------------------------------------------------------
  707. | UART Register Offsets
  708. '----------------------------------------------------------------------------*/
  709. #define DATA_REG 0x00
  710. #define DL_LSB 0x00
  711. #define DL_MSB 0x01
  712. #define INT_ENABLE 0x01
  713. #define FIFO_CONTROL 0x02
  714. #define LINE_CONTROL 0x03
  715. #define MODEM_CONTROL 0x04
  716. #define LINE_STATUS 0x05
  717. #define MODEM_STATUS 0x06
  718. #define SCRATCH 0x07
  719. /******************************************************************************
  720. * On Chip Memory
  721. ******************************************************************************/
  722. #if defined(CONFIG_405EZ)
  723. #define OCM_DCR_BASE 0x020
  724. #define ocmplb3cr1 (OCM_DCR_BASE+0x00) /* OCM PLB3 Bank 1 Config Reg */
  725. #define ocmplb3cr2 (OCM_DCR_BASE+0x01) /* OCM PLB3 Bank 2 Config Reg */
  726. #define ocmplb3bear (OCM_DCR_BASE+0x02) /* OCM PLB3 Bus Error Add Reg */
  727. #define ocmplb3besr0 (OCM_DCR_BASE+0x03) /* OCM PLB3 Bus Error Stat Reg 0 */
  728. #define ocmplb3besr1 (OCM_DCR_BASE+0x04) /* OCM PLB3 Bus Error Stat Reg 1 */
  729. #define ocmcid (OCM_DCR_BASE+0x05) /* OCM Core ID */
  730. #define ocmrevid (OCM_DCR_BASE+0x06) /* OCM Revision ID */
  731. #define ocmplb3dpc (OCM_DCR_BASE+0x07) /* OCM PLB3 Data Parity Check */
  732. #define ocmdscr1 (OCM_DCR_BASE+0x08) /* OCM D-side Bank 1 Config Reg */
  733. #define ocmdscr2 (OCM_DCR_BASE+0x09) /* OCM D-side Bank 2 Config Reg */
  734. #define ocmiscr1 (OCM_DCR_BASE+0x0A) /* OCM I-side Bank 1 Config Reg */
  735. #define ocmiscr2 (OCM_DCR_BASE+0x0B) /* OCM I-side Bank 2 Config Reg */
  736. #define ocmdsisdpc (OCM_DCR_BASE+0x0C) /* OCM D-side/I-side Data Par Chk*/
  737. #define ocmdsisbear (OCM_DCR_BASE+0x0D) /* OCM D-side/I-side Bus Err Addr*/
  738. #define ocmdsisbesr (OCM_DCR_BASE+0x0E) /* OCM D-side/I-side Bus Err Stat*/
  739. #else
  740. #define OCM_DCR_BASE 0x018
  741. #define ocmisarc (OCM_DCR_BASE+0x00) /* OCM I-side address compare reg */
  742. #define ocmiscntl (OCM_DCR_BASE+0x01) /* OCM I-side control reg */
  743. #define ocmdsarc (OCM_DCR_BASE+0x02) /* OCM D-side address compare reg */
  744. #define ocmdscntl (OCM_DCR_BASE+0x03) /* OCM D-side control reg */
  745. #endif /* CONFIG_405EZ */
  746. /******************************************************************************
  747. * GPIO macro register defines
  748. ******************************************************************************/
  749. #if defined(CONFIG_405EZ)
  750. /* Only the 405EZ has 2 GPIOs */
  751. #define GPIO_BASE 0xEF600700
  752. #define GPIO0_OR (GPIO_BASE+0x0)
  753. #define GPIO0_TCR (GPIO_BASE+0x4)
  754. #define GPIO0_OSRL (GPIO_BASE+0x8)
  755. #define GPIO0_OSRH (GPIO_BASE+0xC)
  756. #define GPIO0_TSRL (GPIO_BASE+0x10)
  757. #define GPIO0_TSRH (GPIO_BASE+0x14)
  758. #define GPIO0_ODR (GPIO_BASE+0x18)
  759. #define GPIO0_IR (GPIO_BASE+0x1C)
  760. #define GPIO0_RR1 (GPIO_BASE+0x20)
  761. #define GPIO0_RR2 (GPIO_BASE+0x24)
  762. #define GPIO0_RR3 (GPIO_BASE+0x28)
  763. #define GPIO0_ISR1L (GPIO_BASE+0x30)
  764. #define GPIO0_ISR1H (GPIO_BASE+0x34)
  765. #define GPIO0_ISR2L (GPIO_BASE+0x38)
  766. #define GPIO0_ISR2H (GPIO_BASE+0x3C)
  767. #define GPIO0_ISR3L (GPIO_BASE+0x40)
  768. #define GPIO0_ISR3H (GPIO_BASE+0x44)
  769. #define GPIO1_BASE 0xEF600800
  770. #define GPIO1_OR (GPIO1_BASE+0x0)
  771. #define GPIO1_TCR (GPIO1_BASE+0x4)
  772. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  773. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  774. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  775. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  776. #define GPIO1_ODR (GPIO1_BASE+0x18)
  777. #define GPIO1_IR (GPIO1_BASE+0x1C)
  778. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  779. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  780. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  781. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  782. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  783. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  784. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  785. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  786. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  787. #elif defined(CONFIG_405EX)
  788. #define GPIO_BASE 0xEF600800
  789. #define GPIO0_OR (GPIO_BASE+0x0)
  790. #define GPIO0_TCR (GPIO_BASE+0x4)
  791. #define GPIO0_OSRL (GPIO_BASE+0x8)
  792. #define GPIO0_OSRH (GPIO_BASE+0xC)
  793. #define GPIO0_TSRL (GPIO_BASE+0x10)
  794. #define GPIO0_TSRH (GPIO_BASE+0x14)
  795. #define GPIO0_ODR (GPIO_BASE+0x18)
  796. #define GPIO0_IR (GPIO_BASE+0x1C)
  797. #define GPIO0_RR1 (GPIO_BASE+0x20)
  798. #define GPIO0_RR2 (GPIO_BASE+0x24)
  799. #define GPIO0_ISR1L (GPIO_BASE+0x30)
  800. #define GPIO0_ISR1H (GPIO_BASE+0x34)
  801. #define GPIO0_ISR2L (GPIO_BASE+0x38)
  802. #define GPIO0_ISR2H (GPIO_BASE+0x3C)
  803. #define GPIO0_ISR3L (GPIO_BASE+0x40)
  804. #define GPIO0_ISR3H (GPIO_BASE+0x44)
  805. #else /* !405EZ */
  806. #define GPIO_BASE 0xEF600700
  807. #define GPIO0_OR (GPIO_BASE+0x0)
  808. #define GPIO0_TCR (GPIO_BASE+0x4)
  809. #define GPIO0_OSRH (GPIO_BASE+0x8)
  810. #define GPIO0_OSRL (GPIO_BASE+0xC)
  811. #define GPIO0_TSRH (GPIO_BASE+0x10)
  812. #define GPIO0_TSRL (GPIO_BASE+0x14)
  813. #define GPIO0_ODR (GPIO_BASE+0x18)
  814. #define GPIO0_IR (GPIO_BASE+0x1C)
  815. #define GPIO0_RR1 (GPIO_BASE+0x20)
  816. #define GPIO0_RR2 (GPIO_BASE+0x24)
  817. #define GPIO0_ISR1H (GPIO_BASE+0x30)
  818. #define GPIO0_ISR1L (GPIO_BASE+0x34)
  819. #define GPIO0_ISR2H (GPIO_BASE+0x38)
  820. #define GPIO0_ISR2L (GPIO_BASE+0x3C)
  821. #endif /* CONFIG_405EZ */
  822. #define GPIO0_BASE GPIO_BASE
  823. #if defined(CONFIG_405EX)
  824. #define SDR0_SRST 0x0200
  825. /*
  826. * Software Reset Register
  827. */
  828. #define SDR0_SRST_BGO PPC_REG_VAL(0, 1)
  829. #define SDR0_SRST_PLB4 PPC_REG_VAL(1, 1)
  830. #define SDR0_SRST_EBC PPC_REG_VAL(2, 1)
  831. #define SDR0_SRST_OPB PPC_REG_VAL(3, 1)
  832. #define SDR0_SRST_UART0 PPC_REG_VAL(4, 1)
  833. #define SDR0_SRST_UART1 PPC_REG_VAL(5, 1)
  834. #define SDR0_SRST_IIC0 PPC_REG_VAL(6, 1)
  835. #define SDR0_SRST_BGI PPC_REG_VAL(7, 1)
  836. #define SDR0_SRST_GPIO PPC_REG_VAL(8, 1)
  837. #define SDR0_SRST_GPT PPC_REG_VAL(9, 1)
  838. #define SDR0_SRST_DMC PPC_REG_VAL(10, 1)
  839. #define SDR0_SRST_RGMII PPC_REG_VAL(11, 1)
  840. #define SDR0_SRST_EMAC0 PPC_REG_VAL(12, 1)
  841. #define SDR0_SRST_EMAC1 PPC_REG_VAL(13, 1)
  842. #define SDR0_SRST_CPM PPC_REG_VAL(14, 1)
  843. #define SDR0_SRST_EPLL PPC_REG_VAL(15, 1)
  844. #define SDR0_SRST_UIC PPC_REG_VAL(16, 1)
  845. #define SDR0_SRST_UPRST PPC_REG_VAL(17, 1)
  846. #define SDR0_SRST_IIC1 PPC_REG_VAL(18, 1)
  847. #define SDR0_SRST_SCP PPC_REG_VAL(19, 1)
  848. #define SDR0_SRST_UHRST PPC_REG_VAL(20, 1)
  849. #define SDR0_SRST_DMA PPC_REG_VAL(21, 1)
  850. #define SDR0_SRST_DMAC PPC_REG_VAL(22, 1)
  851. #define SDR0_SRST_MAL PPC_REG_VAL(23, 1)
  852. #define SDR0_SRST_EBM PPC_REG_VAL(24, 1)
  853. #define SDR0_SRST_GPTR PPC_REG_VAL(25, 1)
  854. #define SDR0_SRST_PE0 PPC_REG_VAL(26, 1)
  855. #define SDR0_SRST_PE1 PPC_REG_VAL(27, 1)
  856. #define SDR0_SRST_CRYP PPC_REG_VAL(28, 1)
  857. #define SDR0_SRST_PKP PPC_REG_VAL(29, 1)
  858. #define SDR0_SRST_AHB PPC_REG_VAL(30, 1)
  859. #define SDR0_SRST_NDFC PPC_REG_VAL(31, 1)
  860. #define sdr_uart0 0x0120 /* UART0 Config */
  861. #define sdr_uart1 0x0121 /* UART1 Config */
  862. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  863. /* Defines for CPC0_EPRCSR register */
  864. #define CPC0_EPRCSR_E0NFE 0x80000000
  865. #define CPC0_EPRCSR_E1NFE 0x40000000
  866. #define CPC0_EPRCSR_E1RPP 0x00000080
  867. #define CPC0_EPRCSR_E0RPP 0x00000040
  868. #define CPC0_EPRCSR_E1ERP 0x00000020
  869. #define CPC0_EPRCSR_E0ERP 0x00000010
  870. #define CPC0_EPRCSR_E1PCI 0x00000002
  871. #define CPC0_EPRCSR_E0PCI 0x00000001
  872. #define cpr0_clkupd 0x020
  873. #define cpr0_pllc 0x040
  874. #define cpr0_plld 0x060
  875. #define cpr0_cpud 0x080
  876. #define cpr0_plbd 0x0a0
  877. #define cpr0_opbd 0x0c0
  878. #define cpr0_perd 0x0e0
  879. #define cpr0_ahbd 0x100
  880. #define cpr0_icfg 0x140
  881. #define SDR_PINSTP 0x0040
  882. #define sdr_sdcs 0x0060
  883. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  884. /* CUST0 Customer Configuration Register0 */
  885. #define SDR0_CUST0 0x4000
  886. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  887. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  888. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  889. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  890. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  891. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  892. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  893. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  894. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  895. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  896. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  897. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  898. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  899. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  900. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  901. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  902. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  903. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  904. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  905. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  906. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  907. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  908. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  909. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  910. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  911. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  912. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  913. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  914. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  915. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  916. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  917. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  918. #define SDR0_PFC0 0x4100
  919. #define SDR0_PFC1 0x4101
  920. #define SDR0_PFC1_U1ME 0x02000000
  921. #define SDR0_PFC1_U0ME 0x00080000
  922. #define SDR0_PFC1_U0IM 0x00040000
  923. #define SDR0_PFC1_SIS 0x00020000
  924. #define SDR0_PFC1_DMAAEN 0x00010000
  925. #define SDR0_PFC1_DMADEN 0x00008000
  926. #define SDR0_PFC1_USBEN 0x00004000
  927. #define SDR0_PFC1_AHBSWAP 0x00000020
  928. #define SDR0_PFC1_USBBIGEN 0x00000010
  929. #define SDR0_PFC1_GPT_FREQ 0x0000000f
  930. #endif
  931. /* General Purpose Timer (GPT) Register Offsets */
  932. #define GPT0_TBC 0x00000000
  933. #define GPT0_IM 0x00000018
  934. #define GPT0_ISS 0x0000001C
  935. #define GPT0_ISC 0x00000020
  936. #define GPT0_IE 0x00000024
  937. #define GPT0_COMP0 0x00000080
  938. #define GPT0_COMP1 0x00000084
  939. #define GPT0_COMP2 0x00000088
  940. #define GPT0_COMP3 0x0000008C
  941. #define GPT0_COMP4 0x00000090
  942. #define GPT0_COMP5 0x00000094
  943. #define GPT0_COMP6 0x00000098
  944. #define GPT0_MASK0 0x000000C0
  945. #define GPT0_MASK1 0x000000C4
  946. #define GPT0_MASK2 0x000000C8
  947. #define GPT0_MASK3 0x000000CC
  948. #define GPT0_MASK4 0x000000D0
  949. #define GPT0_MASK5 0x000000D4
  950. #define GPT0_MASK6 0x000000D8
  951. #define GPT0_DCT0 0x00000110
  952. #define GPT0_DCIS 0x0000011C
  953. #endif /* __PPC405_H__ */