zylonite.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuation settings for the Zylonite board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
  36. #define CONFIG_ZYLONITE 1 /* Zylonite board */
  37. /* #define CONFIG_LCD 1 */
  38. #ifdef CONFIG_LCD
  39. #define CONFIG_SHARP_LM8V31
  40. #endif
  41. #undef CONFIG_MMC
  42. #define BOARD_LATE_INIT 1
  43. #undef CONFIG_SKIP_RELOCATE_UBOOT
  44. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  45. /* we will never enable dcache, because we have to setup MMU first */
  46. #define CONFIG_SYS_NO_DCACHE
  47. /*
  48. * Size of malloc() pool
  49. */
  50. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  51. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  52. /*
  53. * Hardware drivers
  54. */
  55. #undef TURN_ON_ETHERNET
  56. #ifdef TURN_ON_ETHERNET
  57. # define CONFIG_DRIVER_SMC91111 1
  58. # define CONFIG_SMC91111_BASE 0x14000300
  59. # define CONFIG_SMC91111_EXT_PHY
  60. # define CONFIG_SMC_USE_32_BIT
  61. # undef CONFIG_SMC_USE_IOFUNCS /* just for use with the kernel */
  62. #endif
  63. /*
  64. * select serial console configuration
  65. */
  66. #define CONFIG_PXA_SERIAL
  67. #define CONFIG_FFUART 1
  68. /* allow to overwrite serial and ethaddr */
  69. #define CONFIG_ENV_OVERWRITE
  70. #define CONFIG_BAUDRATE 115200
  71. /*
  72. * BOOTP options
  73. */
  74. #define CONFIG_BOOTP_BOOTFILESIZE
  75. #define CONFIG_BOOTP_BOOTPATH
  76. #define CONFIG_BOOTP_GATEWAY
  77. #define CONFIG_BOOTP_HOSTNAME
  78. /*
  79. * Command line configuration.
  80. */
  81. #include <config_cmd_default.h>
  82. #ifdef TURN_ON_ETHERNET
  83. #define CONFIG_CMD_PING
  84. #else
  85. #define CONFIG_CMD_SAVEENV
  86. #define CONFIG_CMD_NAND
  87. #undef CONFIG_CMD_NET
  88. #undef CONFIG_CMD_FLASH
  89. #undef CONFIG_CMD_IMLS
  90. #endif
  91. #define CONFIG_BOOTDELAY -1
  92. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  93. #define CONFIG_NETMASK 255.255.0.0
  94. #define CONFIG_IPADDR 192.168.0.21
  95. #define CONFIG_SERVERIP 192.168.0.250
  96. #define CONFIG_BOOTCOMMAND "bootm 80000"
  97. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  98. #define CONFIG_CMDLINE_TAG
  99. #define CONFIG_TIMESTAMP
  100. #if defined(CONFIG_CMD_KGDB)
  101. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  102. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  103. #endif
  104. /*
  105. * Miscellaneous configurable options
  106. */
  107. #define CONFIG_SYS_HUSH_PARSER 1
  108. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  109. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  110. #ifdef CONFIG_SYS_HUSH_PARSER
  111. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  112. #else
  113. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  114. #endif
  115. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  116. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  117. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  118. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  119. #define CONFIG_SYS_DEVICE_NULLDEV 1
  120. #define CONFIG_SYS_MEMTEST_START 0x9c000000 /* memtest works on */
  121. #define CONFIG_SYS_MEMTEST_END 0x9c400000 /* 4 ... 8 MB in DRAM */
  122. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DRAM_BASE + 0x8000) /* default load address */
  123. #define CONFIG_SYS_HZ 1000
  124. /* Monahans Core Frequency */
  125. #define CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO 16 /* valid values: 8, 16, 24, 31 */
  126. #define CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO 1 /* valid values: 1, 2 */
  127. /* valid baudrates */
  128. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  129. #ifdef CONFIG_MMC
  130. #define CONFIG_PXA_MMC
  131. #define CONFIG_CMD_MMC
  132. #define CONFIG_SYS_MMC_BASE 0xF0000000
  133. #endif
  134. /*
  135. * Stack sizes
  136. *
  137. * The stack sizes are set up in start.S using the settings below
  138. */
  139. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  140. #ifdef CONFIG_USE_IRQ
  141. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  142. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  143. #endif
  144. /*
  145. * Physical Memory Map
  146. */
  147. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  148. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  149. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  150. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  151. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  152. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  153. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  154. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  155. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  156. #define CONFIG_SYS_DRAM_BASE 0x80000000 /* at CS0 */
  157. #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB Ram */
  158. #undef CONFIG_SYS_SKIP_DRAM_SCRUB
  159. /*
  160. * NAND Flash
  161. */
  162. #define CONFIG_NEW_NAND_CODE
  163. #define CONFIG_SYS_NAND0_BASE 0x0
  164. #undef CONFIG_SYS_NAND1_BASE
  165. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
  166. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  167. /* nand timeout values */
  168. #define CONFIG_SYS_NAND_PROG_ERASE_TO 3000
  169. #define CONFIG_SYS_NAND_OTHER_TO 100
  170. #define CONFIG_SYS_NAND_SENDCMD_RETRY 3
  171. #undef NAND_ALLOW_ERASE_ALL /* Allow erasing bad blocks - don't use */
  172. /* NAND Timing Parameters (in ns) */
  173. #define NAND_TIMING_tCH 10
  174. #define NAND_TIMING_tCS 0
  175. #define NAND_TIMING_tWH 20
  176. #define NAND_TIMING_tWP 40
  177. #define NAND_TIMING_tRH 20
  178. #define NAND_TIMING_tRP 40
  179. #define NAND_TIMING_tR 11123
  180. #define NAND_TIMING_tWHR 100
  181. #define NAND_TIMING_tAR 10
  182. /* NAND debugging */
  183. #define CONFIG_SYS_DFC_DEBUG1 /* usefull */
  184. #undef CONFIG_SYS_DFC_DEBUG2 /* noisy */
  185. #undef CONFIG_SYS_DFC_DEBUG3 /* extremly noisy */
  186. #define CONFIG_MTD_DEBUG
  187. #define CONFIG_MTD_DEBUG_VERBOSE 1
  188. #define ADDR_COLUMN 1
  189. #define ADDR_PAGE 2
  190. #define ADDR_COLUMN_PAGE 3
  191. #define NAND_ChipID_UNKNOWN 0x00
  192. #define NAND_MAX_FLOORS 1
  193. #define CONFIG_SYS_NO_FLASH 1
  194. #define CONFIG_ENV_IS_IN_NAND 1
  195. #define CONFIG_ENV_OFFSET 0x40000
  196. #define CONFIG_ENV_OFFSET_REDUND 0x44000
  197. #define CONFIG_ENV_SIZE 0x4000
  198. #endif /* __CONFIG_H */