yucca.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /************************************************************************
  23. * 1 january 2005 Alain Saurel <asaurel@amcc.com>
  24. * Adapted to current Das U-Boot source
  25. ***********************************************************************/
  26. /************************************************************************
  27. * yucca.h - configuration for AMCC 440SPe Ref (yucca)
  28. ***********************************************************************/
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*-----------------------------------------------------------------------
  32. * High Level Configuration Options
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_440 1 /* ... PPC440 family */
  36. #define CONFIG_440SPE 1 /* Specifc SPe support */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  38. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  39. #define EXTCLK_33_33 33333333
  40. #define EXTCLK_66_66 66666666
  41. #define EXTCLK_50 50000000
  42. #define EXTCLK_83 83333333
  43. /*
  44. * Include common defines/options for all AMCC eval boards
  45. */
  46. #define CONFIG_HOSTNAME yucca
  47. #include "amcc-common.h"
  48. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  49. #undef CONFIG_SHOW_BOOT_PROGRESS
  50. #undef CONFIG_STRESS
  51. /*-----------------------------------------------------------------------
  52. * Base addresses -- Note these are effective addresses where the
  53. * actual resources get mapped (not physical addresses)
  54. *----------------------------------------------------------------------*/
  55. #define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
  56. #define CONFIG_SYS_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
  57. #define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
  58. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  59. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  60. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  61. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  62. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  63. #define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  64. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  65. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  66. #define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
  67. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  68. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  69. #define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
  70. /* base address of inbound PCIe window */
  71. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000400000000ULL
  72. /* System RAM mapped to PCI space */
  73. #define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
  74. #define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
  75. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  76. #define CONFIG_SYS_FPGA_BASE 0xe2000000 /* epld */
  77. #define CONFIG_SYS_OPER_FLASH 0xe7000000 /* SRAM - OPER Flash */
  78. /* #define CONFIG_SYS_NVRAM_BASE_ADDR 0x08000000 */
  79. /*-----------------------------------------------------------------------
  80. * Initial RAM & stack pointer (placed in internal SRAM)
  81. *----------------------------------------------------------------------*/
  82. #define CONFIG_SYS_TEMP_STACK_OCM 1
  83. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  84. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  85. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  86. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  87. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  88. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  89. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
  90. /*-----------------------------------------------------------------------
  91. * Serial Port
  92. *----------------------------------------------------------------------*/
  93. #undef CONFIG_UART1_CONSOLE
  94. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  95. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  96. /* #define CONFIG_SYS_EXT_SERIAL_CLOCK (1843200 * 6) */ /* Ext clk @ 11.059 MHz */
  97. /*-----------------------------------------------------------------------
  98. * DDR SDRAM
  99. *----------------------------------------------------------------------*/
  100. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  101. #define SPD_EEPROM_ADDRESS {0x53, 0x52} /* SPD i2c spd addresses*/
  102. #define CONFIG_DDR_ECC 1 /* with ECC support */
  103. /*-----------------------------------------------------------------------
  104. * I2C
  105. *----------------------------------------------------------------------*/
  106. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  107. #define IIC0_BOOTPROM_ADDR 0x50
  108. #define IIC0_ALT_BOOTPROM_ADDR 0x54
  109. /* Don't probe these addrs */
  110. #define CONFIG_SYS_I2C_NOPROBES {0x50, 0x52, 0x53, 0x54}
  111. /* #if defined(CONFIG_CMD_EEPROM) */
  112. /* #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 */ /* I2C boot EEPROM */
  113. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  114. /* #endif */
  115. /*-----------------------------------------------------------------------
  116. * Environment
  117. *----------------------------------------------------------------------*/
  118. /* #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) */ /* NVRAM size(8k)- RTC regs */
  119. #undef CONFIG_ENV_IS_IN_NVRAM /* ... not in NVRAM */
  120. #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  121. #undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
  122. #define CONFIG_ENV_OVERWRITE 1
  123. /*
  124. * Default environment variables
  125. */
  126. #define CONFIG_EXTRA_ENV_SETTINGS \
  127. CONFIG_AMCC_DEF_ENV \
  128. CONFIG_AMCC_DEF_ENV_PPC \
  129. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  130. "kernel_addr=E7F10000\0" \
  131. "ramdisk_addr=E7F20000\0" \
  132. "pciconfighost=1\0" \
  133. "pcie_mode=RP:EP:EP\0" \
  134. ""
  135. /*
  136. * Commands additional to the ones defined in amcc-common.h
  137. */
  138. #define CONFIG_CMD_PCI
  139. #define CONFIG_CMD_SDRAM
  140. #define CONFIG_IBM_EMAC4_V4 1
  141. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  142. #define CONFIG_HAS_ETH0
  143. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  144. #define CONFIG_PHY_RESET_DELAY 1000
  145. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  146. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  147. /*-----------------------------------------------------------------------
  148. * FLASH related
  149. *----------------------------------------------------------------------*/
  150. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
  151. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
  152. #undef CONFIG_SYS_FLASH_CHECKSUM
  153. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  154. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  155. #define CONFIG_SYS_FLASH_ADDR0 0x5555
  156. #define CONFIG_SYS_FLASH_ADDR1 0x2aaa
  157. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
  158. #define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* evb440SPe has 8 and 16bit device */
  159. #define CONFIG_SYS_FLASH_2ND_ADDR 0xe7c00000 /* evb440SPe has 8 and 16bit device*/
  160. #ifdef CONFIG_ENV_IS_IN_FLASH
  161. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  162. #define CONFIG_ENV_ADDR 0xfffa0000
  163. /* #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE) */
  164. #define CONFIG_ENV_SIZE 0x10000 /* Size of Environment vars */
  165. #endif /* CONFIG_ENV_IS_IN_FLASH */
  166. /*-----------------------------------------------------------------------
  167. * PCI stuff
  168. *-----------------------------------------------------------------------
  169. */
  170. /* General PCI */
  171. #define CONFIG_PCI /* include pci support */
  172. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  173. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  174. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  175. /* Board-specific PCI */
  176. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  177. #undef CONFIG_SYS_PCI_MASTER_INIT
  178. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  179. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  180. /* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
  181. /*
  182. * NETWORK Support (PCI):
  183. */
  184. /* Support for Intel 82557/82559/82559ER chips. */
  185. #define CONFIG_EEPRO100
  186. /* FB Divisor selection */
  187. #define FPGA_FB_DIV_6 6
  188. #define FPGA_FB_DIV_10 10
  189. #define FPGA_FB_DIV_12 12
  190. #define FPGA_FB_DIV_20 20
  191. /* VCO Divisor selection */
  192. #define FPGA_VCO_DIV_4 4
  193. #define FPGA_VCO_DIV_6 6
  194. #define FPGA_VCO_DIV_8 8
  195. #define FPGA_VCO_DIV_10 10
  196. /*----------------------------------------------------------------------------+
  197. | FPGA registers and bit definitions
  198. +----------------------------------------------------------------------------*/
  199. /* PowerPC 440SPe Board FPGA is reached with physical address 0x1 E2000000. */
  200. /* TLB initialization makes it correspond to logical address 0xE2000000. */
  201. /* => Done init_chip.s in bootlib */
  202. #define FPGA_REG_BASE_ADDR 0xE2000000
  203. #define FPGA_GPIO_BASE_ADDR 0xE2010000
  204. #define FPGA_INT_BASE_ADDR 0xE2020000
  205. /*----------------------------------------------------------------------------+
  206. | Display
  207. +----------------------------------------------------------------------------*/
  208. #define PPC440SPE_DISPLAY FPGA_REG_BASE_ADDR
  209. #define PPC440SPE_DISPLAY_D8 (FPGA_REG_BASE_ADDR+0x06)
  210. #define PPC440SPE_DISPLAY_D4 (FPGA_REG_BASE_ADDR+0x04)
  211. #define PPC440SPE_DISPLAY_D2 (FPGA_REG_BASE_ADDR+0x02)
  212. #define PPC440SPE_DISPLAY_D1 (FPGA_REG_BASE_ADDR+0x00)
  213. /*define WRITE_DISPLAY_DIGIT(n) IOREG8(FPGA_REG_BASE_ADDR + (2*n))*/
  214. /*#define IOREG8(addr) *((volatile unsigned char *)(addr))*/
  215. /*----------------------------------------------------------------------------+
  216. | ethernet/reset/boot Register 1
  217. +----------------------------------------------------------------------------*/
  218. #define FPGA_REG10 (FPGA_REG_BASE_ADDR+0x10)
  219. #define FPGA_REG10_10MHZ_ENABLE 0x8000
  220. #define FPGA_REG10_100MHZ_ENABLE 0x4000
  221. #define FPGA_REG10_GIGABIT_ENABLE 0x2000
  222. #define FPGA_REG10_FULL_DUPLEX 0x1000 /* force Full Duplex*/
  223. #define FPGA_REG10_RESET_ETH 0x0800
  224. #define FPGA_REG10_AUTO_NEG_DIS 0x0400
  225. #define FPGA_REG10_INTP_ETH 0x0200
  226. #define FPGA_REG10_RESET_HISR 0x0080
  227. #define FPGA_REG10_ENABLE_DISPLAY 0x0040
  228. #define FPGA_REG10_RESET_SDRAM 0x0020
  229. #define FPGA_REG10_OPER_BOOT 0x0010
  230. #define FPGA_REG10_SRAM_BOOT 0x0008
  231. #define FPGA_REG10_SMALL_BOOT 0x0004
  232. #define FPGA_REG10_FORCE_COLA 0x0002
  233. #define FPGA_REG10_COLA_MANUAL 0x0001
  234. #define FPGA_REG10_SDRAM_ENABLE 0x0020
  235. #define FPGA_REG10_ENET_ENCODE2(n) ((((unsigned long)(n))&0x0F)<<4) /*from ocotea ?*/
  236. #define FPGA_REG10_ENET_DECODE2(n) ((((unsigned long)(n))>>4)&0x0F) /*from ocotea ?*/
  237. /*----------------------------------------------------------------------------+
  238. | MUX control
  239. +----------------------------------------------------------------------------*/
  240. #define FPGA_REG12 (FPGA_REG_BASE_ADDR+0x12)
  241. #define FPGA_REG12_EBC_CTL 0x8000
  242. #define FPGA_REG12_UART1_CTS_RTS 0x4000
  243. #define FPGA_REG12_UART0_RX_ENABLE 0x2000
  244. #define FPGA_REG12_UART1_RX_ENABLE 0x1000
  245. #define FPGA_REG12_UART2_RX_ENABLE 0x0800
  246. #define FPGA_REG12_EBC_OUT_ENABLE 0x0400
  247. #define FPGA_REG12_GPIO0_OUT_ENABLE 0x0200
  248. #define FPGA_REG12_GPIO1_OUT_ENABLE 0x0100
  249. #define FPGA_REG12_GPIO_SELECT 0x0010
  250. #define FPGA_REG12_GPIO_CHREG 0x0008
  251. #define FPGA_REG12_GPIO_CLK_CHREG 0x0004
  252. #define FPGA_REG12_GPIO_OETRI 0x0002
  253. #define FPGA_REG12_EBC_ERROR 0x0001
  254. /*----------------------------------------------------------------------------+
  255. | PCI Clock control
  256. +----------------------------------------------------------------------------*/
  257. #define FPGA_REG16 (FPGA_REG_BASE_ADDR+0x16)
  258. #define FPGA_REG16_PCI_CLK_CTL0 0x8000
  259. #define FPGA_REG16_PCI_CLK_CTL1 0x4000
  260. #define FPGA_REG16_PCI_CLK_CTL2 0x2000
  261. #define FPGA_REG16_PCI_CLK_CTL3 0x1000
  262. #define FPGA_REG16_PCI_CLK_CTL4 0x0800
  263. #define FPGA_REG16_PCI_CLK_CTL5 0x0400
  264. #define FPGA_REG16_PCI_CLK_CTL6 0x0200
  265. #define FPGA_REG16_PCI_CLK_CTL7 0x0100
  266. #define FPGA_REG16_PCI_CLK_CTL8 0x0080
  267. #define FPGA_REG16_PCI_CLK_CTL9 0x0040
  268. #define FPGA_REG16_PCI_EXT_ARB0 0x0020
  269. #define FPGA_REG16_PCI_MODE_1 0x0010
  270. #define FPGA_REG16_PCI_TARGET_MODE 0x0008
  271. #define FPGA_REG16_PCI_INTP_MODE 0x0004
  272. /* FB1 Divisor selection */
  273. #define FPGA_REG16_FB2_DIV_MASK 0x1000
  274. #define FPGA_REG16_FB2_DIV_LOW 0x0000
  275. #define FPGA_REG16_FB2_DIV_HIGH 0x1000
  276. /* FB2 Divisor selection */
  277. /* S3 switch on Board */
  278. #define FPGA_REG16_FB1_DIV_MASK 0x2000
  279. #define FPGA_REG16_FB1_DIV_LOW 0x0000
  280. #define FPGA_REG16_FB1_DIV_HIGH 0x2000
  281. /* PCI0 Clock Selection */
  282. /* S3 switch on Board */
  283. #define FPGA_REG16_PCI0_CLK_MASK 0x0c00
  284. #define FPGA_REG16_PCI0_CLK_33_33 0x0000
  285. #define FPGA_REG16_PCI0_CLK_66_66 0x0800
  286. #define FPGA_REG16_PCI0_CLK_100 0x0400
  287. #define FPGA_REG16_PCI0_CLK_133_33 0x0c00
  288. /* VCO Divisor selection */
  289. /* S3 switch on Board */
  290. #define FPGA_REG16_VCO_DIV_MASK 0xc000
  291. #define FPGA_REG16_VCO_DIV_4 0x0000
  292. #define FPGA_REG16_VCO_DIV_8 0x4000
  293. #define FPGA_REG16_VCO_DIV_6 0x8000
  294. #define FPGA_REG16_VCO_DIV_10 0xc000
  295. /* Master Clock Selection */
  296. /* S3, S4 switches on Board */
  297. #define FPGA_REG16_MASTER_CLK_MASK 0x01c0
  298. #define FPGA_REG16_MASTER_CLK_EXT 0x0000
  299. #define FPGA_REG16_MASTER_CLK_66_66 0x0040
  300. #define FPGA_REG16_MASTER_CLK_50 0x0080
  301. #define FPGA_REG16_MASTER_CLK_33_33 0x00c0
  302. #define FPGA_REG16_MASTER_CLK_25 0x0100
  303. /*----------------------------------------------------------------------------+
  304. | PCI Miscellaneous
  305. +----------------------------------------------------------------------------*/
  306. #define FPGA_REG18 (FPGA_REG_BASE_ADDR+0x18)
  307. #define FPGA_REG18_PCI_PRSNT1 0x8000
  308. #define FPGA_REG18_PCI_PRSNT2 0x4000
  309. #define FPGA_REG18_PCI_INTA 0x2000
  310. #define FPGA_REG18_PCI_SLOT0_INTP 0x1000
  311. #define FPGA_REG18_PCI_SLOT1_INTP 0x0800
  312. #define FPGA_REG18_PCI_SLOT2_INTP 0x0400
  313. #define FPGA_REG18_PCI_SLOT3_INTP 0x0200
  314. #define FPGA_REG18_PCI_PCI0_VC 0x0100
  315. #define FPGA_REG18_PCI_PCI0_VTH1 0x0080
  316. #define FPGA_REG18_PCI_PCI0_VTH2 0x0040
  317. #define FPGA_REG18_PCI_PCI0_VTH3 0x0020
  318. /*----------------------------------------------------------------------------+
  319. | PCIe Miscellaneous
  320. +----------------------------------------------------------------------------*/
  321. #define FPGA_REG1A (FPGA_REG_BASE_ADDR+0x1A)
  322. #define FPGA_REG1A_PE0_GLED 0x8000
  323. #define FPGA_REG1A_PE1_GLED 0x4000
  324. #define FPGA_REG1A_PE2_GLED 0x2000
  325. #define FPGA_REG1A_PE0_YLED 0x1000
  326. #define FPGA_REG1A_PE1_YLED 0x0800
  327. #define FPGA_REG1A_PE2_YLED 0x0400
  328. #define FPGA_REG1A_PE0_PWRON 0x0200
  329. #define FPGA_REG1A_PE1_PWRON 0x0100
  330. #define FPGA_REG1A_PE2_PWRON 0x0080
  331. #define FPGA_REG1A_PE0_REFCLK_ENABLE 0x0040
  332. #define FPGA_REG1A_PE1_REFCLK_ENABLE 0x0020
  333. #define FPGA_REG1A_PE2_REFCLK_ENABLE 0x0010
  334. #define FPGA_REG1A_PE_SPREAD0 0x0008
  335. #define FPGA_REG1A_PE_SPREAD1 0x0004
  336. #define FPGA_REG1A_PE_SELSOURCE_0 0x0002
  337. #define FPGA_REG1A_PE_SELSOURCE_1 0x0001
  338. /*----------------------------------------------------------------------------+
  339. | PCIe Miscellaneous
  340. +----------------------------------------------------------------------------*/
  341. #define FPGA_REG1C (FPGA_REG_BASE_ADDR+0x1C)
  342. #define FPGA_REG1C_PE0_ROOTPOINT 0x8000
  343. #define FPGA_REG1C_PE1_ENDPOINT 0x4000
  344. #define FPGA_REG1C_PE2_ENDPOINT 0x2000
  345. #define FPGA_REG1C_PE0_PRSNT 0x1000
  346. #define FPGA_REG1C_PE1_PRSNT 0x0800
  347. #define FPGA_REG1C_PE2_PRSNT 0x0400
  348. #define FPGA_REG1C_PE0_WAKE 0x0080
  349. #define FPGA_REG1C_PE1_WAKE 0x0040
  350. #define FPGA_REG1C_PE2_WAKE 0x0020
  351. #define FPGA_REG1C_PE0_PERST 0x0010
  352. #define FPGA_REG1C_PE1_PERST 0x0008
  353. #define FPGA_REG1C_PE2_PERST 0x0004
  354. /*----------------------------------------------------------------------------+
  355. | Defines
  356. +----------------------------------------------------------------------------*/
  357. #define PERIOD_133_33MHZ 7500 /* 7,5ns */
  358. #define PERIOD_100_00MHZ 10000 /* 10ns */
  359. #define PERIOD_83_33MHZ 12000 /* 12ns */
  360. #define PERIOD_75_00MHZ 13333 /* 13,333ns */
  361. #define PERIOD_66_66MHZ 15000 /* 15ns */
  362. #define PERIOD_50_00MHZ 20000 /* 20ns */
  363. #define PERIOD_33_33MHZ 30000 /* 30ns */
  364. #define PERIOD_25_00MHZ 40000 /* 40ns */
  365. #endif /* __CONFIG_H */